1 В избранное 0 Ответвления 0

OSCHINA-MIRROR/lupyuen-LoRaMac-node-nuttx

Присоединиться к Gitlife
Откройте для себя и примите участие в публичных проектах с открытым исходным кодом с участием более 10 миллионов разработчиков. Приватные репозитории также полностью бесплатны :)
Присоединиться бесплатно
Клонировать/Скачать
hri_tc_l21.h 79 КБ
Копировать Редактировать Исходные данные Просмотреть построчно История
Miguel Luis Отправлено 7 лет назад 8f4693d
123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757
/**
* \file
*
* \brief SAM TC
*
* Copyright (C) 2016 Atmel Corporation. All rights reserved.
*
* \asf_license_start
*
* \page License
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
*
* 1. Redistributions of source code must retain the above copyright notice,
* this list of conditions and the following disclaimer.
*
* 2. Redistributions in binary form must reproduce the above copyright notice,
* this list of conditions and the following disclaimer in the documentation
* and/or other materials provided with the distribution.
*
* 3. The name of Atmel may not be used to endorse or promote products derived
* from this software without specific prior written permission.
*
* 4. This software may only be redistributed and used in connection with an
* Atmel microcontroller product.
*
* THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR IMPLIED
* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
* EXPRESSLY AND SPECIFICALLY DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR
* ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
* STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*
* \asf_license_stop
*/
#ifdef _SAML21_TC_COMPONENT_
#ifndef _HRI_TC_L21_H_INCLUDED_
#define _HRI_TC_L21_H_INCLUDED_
#ifdef __cplusplus
extern "C" {
#endif
#include <stdbool.h>
#include <hal_atomic.h>
#if defined(ENABLE_TC_CRITICAL_SECTIONS)
#define TC_CRITICAL_SECTION_ENTER() CRITICAL_SECTION_ENTER()
#define TC_CRITICAL_SECTION_LEAVE() CRITICAL_SECTION_LEAVE()
#else
#define TC_CRITICAL_SECTION_ENTER()
#define TC_CRITICAL_SECTION_LEAVE()
#endif
typedef uint16_t hri_tc_cc16_reg_t;
typedef uint16_t hri_tc_ccbuf16_reg_t;
typedef uint16_t hri_tc_count16_reg_t;
typedef uint16_t hri_tc_evctrl_reg_t;
typedef uint32_t hri_tc_cc32_reg_t;
typedef uint32_t hri_tc_ccbuf32_reg_t;
typedef uint32_t hri_tc_count32_reg_t;
typedef uint32_t hri_tc_ctrla_reg_t;
typedef uint32_t hri_tc_syncbusy_reg_t;
typedef uint8_t hri_tc_cc8_reg_t;
typedef uint8_t hri_tc_ccbuf8_reg_t;
typedef uint8_t hri_tc_count8_reg_t;
typedef uint8_t hri_tc_ctrlbset_reg_t;
typedef uint8_t hri_tc_dbgctrl_reg_t;
typedef uint8_t hri_tc_drvctrl_reg_t;
typedef uint8_t hri_tc_intenset_reg_t;
typedef uint8_t hri_tc_intflag_reg_t;
typedef uint8_t hri_tc_per_reg_t;
typedef uint8_t hri_tc_perbuf_reg_t;
typedef uint8_t hri_tc_status_reg_t;
typedef uint8_t hri_tc_wave_reg_t;
static inline void hri_tc_wait_for_sync(const void *const hw, hri_tc_syncbusy_reg_t reg)
{
while (((Tc *)hw)->COUNT8.SYNCBUSY.reg & reg) {
};
}
static inline bool hri_tc_is_syncing(const void *const hw, hri_tc_syncbusy_reg_t reg)
{
return ((Tc *)hw)->COUNT8.SYNCBUSY.reg & reg;
}
static inline void hri_tccount16_set_COUNT_COUNT_bf(const void *const hw, hri_tc_count16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.COUNT.reg |= TC_COUNT16_COUNT_COUNT(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_count16_reg_t hri_tccount16_get_COUNT_COUNT_bf(const void *const hw, hri_tc_count16_reg_t mask)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT16.COUNT.reg;
tmp = (tmp & TC_COUNT16_COUNT_COUNT(mask)) >> TC_COUNT16_COUNT_COUNT_Pos;
return tmp;
}
static inline void hri_tccount16_write_COUNT_COUNT_bf(const void *const hw, hri_tc_count16_reg_t data)
{
uint16_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT16.COUNT.reg;
tmp &= ~TC_COUNT16_COUNT_COUNT_Msk;
tmp |= TC_COUNT16_COUNT_COUNT(data);
((Tc *)hw)->COUNT16.COUNT.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount16_clear_COUNT_COUNT_bf(const void *const hw, hri_tc_count16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.COUNT.reg &= ~TC_COUNT16_COUNT_COUNT(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount16_toggle_COUNT_COUNT_bf(const void *const hw, hri_tc_count16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.COUNT.reg ^= TC_COUNT16_COUNT_COUNT(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_count16_reg_t hri_tccount16_read_COUNT_COUNT_bf(const void *const hw)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT16.COUNT.reg;
tmp = (tmp & TC_COUNT16_COUNT_COUNT_Msk) >> TC_COUNT16_COUNT_COUNT_Pos;
return tmp;
}
static inline void hri_tccount16_set_COUNT_reg(const void *const hw, hri_tc_count16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.COUNT.reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_count16_reg_t hri_tccount16_get_COUNT_reg(const void *const hw, hri_tc_count16_reg_t mask)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT16.COUNT.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tccount16_write_COUNT_reg(const void *const hw, hri_tc_count16_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.COUNT.reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount16_clear_COUNT_reg(const void *const hw, hri_tc_count16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.COUNT.reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount16_toggle_COUNT_reg(const void *const hw, hri_tc_count16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.COUNT.reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_count16_reg_t hri_tccount16_read_COUNT_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT16.COUNT.reg;
}
static inline void hri_tccount16_set_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CC[index].reg |= TC_COUNT16_CC_CC(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_cc16_reg_t hri_tccount16_get_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc16_reg_t mask)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT16.CC[index].reg;
tmp = (tmp & TC_COUNT16_CC_CC(mask)) >> TC_COUNT16_CC_CC_Pos;
return tmp;
}
static inline void hri_tccount16_write_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc16_reg_t data)
{
uint16_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT16.CC[index].reg;
tmp &= ~TC_COUNT16_CC_CC_Msk;
tmp |= TC_COUNT16_CC_CC(data);
((Tc *)hw)->COUNT16.CC[index].reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount16_clear_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CC[index].reg &= ~TC_COUNT16_CC_CC(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount16_toggle_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CC[index].reg ^= TC_COUNT16_CC_CC(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_cc16_reg_t hri_tccount16_read_CC_CC_bf(const void *const hw, uint8_t index)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT16.CC[index].reg;
tmp = (tmp & TC_COUNT16_CC_CC_Msk) >> TC_COUNT16_CC_CC_Pos;
return tmp;
}
static inline void hri_tccount16_set_CC_reg(const void *const hw, uint8_t index, hri_tc_cc16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CC[index].reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_cc16_reg_t hri_tccount16_get_CC_reg(const void *const hw, uint8_t index, hri_tc_cc16_reg_t mask)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT16.CC[index].reg;
tmp &= mask;
return tmp;
}
static inline void hri_tccount16_write_CC_reg(const void *const hw, uint8_t index, hri_tc_cc16_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CC[index].reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount16_clear_CC_reg(const void *const hw, uint8_t index, hri_tc_cc16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CC[index].reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount16_toggle_CC_reg(const void *const hw, uint8_t index, hri_tc_cc16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CC[index].reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_cc16_reg_t hri_tccount16_read_CC_reg(const void *const hw, uint8_t index)
{
return ((Tc *)hw)->COUNT16.CC[index].reg;
}
static inline void hri_tccount16_set_CCBUF_CCBUF_bf(const void *const hw, uint8_t index, hri_tc_ccbuf16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CCBUF[index].reg |= TC_COUNT16_CCBUF_CCBUF(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ccbuf16_reg_t hri_tccount16_get_CCBUF_CCBUF_bf(const void *const hw, uint8_t index,
hri_tc_ccbuf16_reg_t mask)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT16.CCBUF[index].reg;
tmp = (tmp & TC_COUNT16_CCBUF_CCBUF(mask)) >> TC_COUNT16_CCBUF_CCBUF_Pos;
return tmp;
}
static inline void hri_tccount16_write_CCBUF_CCBUF_bf(const void *const hw, uint8_t index, hri_tc_ccbuf16_reg_t data)
{
uint16_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT16.CCBUF[index].reg;
tmp &= ~TC_COUNT16_CCBUF_CCBUF_Msk;
tmp |= TC_COUNT16_CCBUF_CCBUF(data);
((Tc *)hw)->COUNT16.CCBUF[index].reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount16_clear_CCBUF_CCBUF_bf(const void *const hw, uint8_t index, hri_tc_ccbuf16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CCBUF[index].reg &= ~TC_COUNT16_CCBUF_CCBUF(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount16_toggle_CCBUF_CCBUF_bf(const void *const hw, uint8_t index, hri_tc_ccbuf16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CCBUF[index].reg ^= TC_COUNT16_CCBUF_CCBUF(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ccbuf16_reg_t hri_tccount16_read_CCBUF_CCBUF_bf(const void *const hw, uint8_t index)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT16.CCBUF[index].reg;
tmp = (tmp & TC_COUNT16_CCBUF_CCBUF_Msk) >> TC_COUNT16_CCBUF_CCBUF_Pos;
return tmp;
}
static inline void hri_tccount16_set_CCBUF_reg(const void *const hw, uint8_t index, hri_tc_ccbuf16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CCBUF[index].reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ccbuf16_reg_t hri_tccount16_get_CCBUF_reg(const void *const hw, uint8_t index,
hri_tc_ccbuf16_reg_t mask)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT16.CCBUF[index].reg;
tmp &= mask;
return tmp;
}
static inline void hri_tccount16_write_CCBUF_reg(const void *const hw, uint8_t index, hri_tc_ccbuf16_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CCBUF[index].reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount16_clear_CCBUF_reg(const void *const hw, uint8_t index, hri_tc_ccbuf16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CCBUF[index].reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount16_toggle_CCBUF_reg(const void *const hw, uint8_t index, hri_tc_ccbuf16_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT16.CCBUF[index].reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ccbuf16_reg_t hri_tccount16_read_CCBUF_reg(const void *const hw, uint8_t index)
{
return ((Tc *)hw)->COUNT16.CCBUF[index].reg;
}
static inline void hri_tccount32_set_COUNT_COUNT_bf(const void *const hw, hri_tc_count32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.COUNT.reg |= TC_COUNT32_COUNT_COUNT(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_count32_reg_t hri_tccount32_get_COUNT_COUNT_bf(const void *const hw, hri_tc_count32_reg_t mask)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT32.COUNT.reg;
tmp = (tmp & TC_COUNT32_COUNT_COUNT(mask)) >> TC_COUNT32_COUNT_COUNT_Pos;
return tmp;
}
static inline void hri_tccount32_write_COUNT_COUNT_bf(const void *const hw, hri_tc_count32_reg_t data)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT32.COUNT.reg;
tmp &= ~TC_COUNT32_COUNT_COUNT_Msk;
tmp |= TC_COUNT32_COUNT_COUNT(data);
((Tc *)hw)->COUNT32.COUNT.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount32_clear_COUNT_COUNT_bf(const void *const hw, hri_tc_count32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.COUNT.reg &= ~TC_COUNT32_COUNT_COUNT(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount32_toggle_COUNT_COUNT_bf(const void *const hw, hri_tc_count32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.COUNT.reg ^= TC_COUNT32_COUNT_COUNT(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_count32_reg_t hri_tccount32_read_COUNT_COUNT_bf(const void *const hw)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT32.COUNT.reg;
tmp = (tmp & TC_COUNT32_COUNT_COUNT_Msk) >> TC_COUNT32_COUNT_COUNT_Pos;
return tmp;
}
static inline void hri_tccount32_set_COUNT_reg(const void *const hw, hri_tc_count32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.COUNT.reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_count32_reg_t hri_tccount32_get_COUNT_reg(const void *const hw, hri_tc_count32_reg_t mask)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT32.COUNT.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tccount32_write_COUNT_reg(const void *const hw, hri_tc_count32_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.COUNT.reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount32_clear_COUNT_reg(const void *const hw, hri_tc_count32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.COUNT.reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount32_toggle_COUNT_reg(const void *const hw, hri_tc_count32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.COUNT.reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_count32_reg_t hri_tccount32_read_COUNT_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT32.COUNT.reg;
}
static inline void hri_tccount32_set_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CC[index].reg |= TC_COUNT32_CC_CC(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_cc32_reg_t hri_tccount32_get_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc32_reg_t mask)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT32.CC[index].reg;
tmp = (tmp & TC_COUNT32_CC_CC(mask)) >> TC_COUNT32_CC_CC_Pos;
return tmp;
}
static inline void hri_tccount32_write_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc32_reg_t data)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT32.CC[index].reg;
tmp &= ~TC_COUNT32_CC_CC_Msk;
tmp |= TC_COUNT32_CC_CC(data);
((Tc *)hw)->COUNT32.CC[index].reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount32_clear_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CC[index].reg &= ~TC_COUNT32_CC_CC(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount32_toggle_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CC[index].reg ^= TC_COUNT32_CC_CC(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_cc32_reg_t hri_tccount32_read_CC_CC_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT32.CC[index].reg;
tmp = (tmp & TC_COUNT32_CC_CC_Msk) >> TC_COUNT32_CC_CC_Pos;
return tmp;
}
static inline void hri_tccount32_set_CC_reg(const void *const hw, uint8_t index, hri_tc_cc32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CC[index].reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_cc32_reg_t hri_tccount32_get_CC_reg(const void *const hw, uint8_t index, hri_tc_cc32_reg_t mask)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT32.CC[index].reg;
tmp &= mask;
return tmp;
}
static inline void hri_tccount32_write_CC_reg(const void *const hw, uint8_t index, hri_tc_cc32_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CC[index].reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount32_clear_CC_reg(const void *const hw, uint8_t index, hri_tc_cc32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CC[index].reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount32_toggle_CC_reg(const void *const hw, uint8_t index, hri_tc_cc32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CC[index].reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_cc32_reg_t hri_tccount32_read_CC_reg(const void *const hw, uint8_t index)
{
return ((Tc *)hw)->COUNT32.CC[index].reg;
}
static inline void hri_tccount32_set_CCBUF_CCBUF_bf(const void *const hw, uint8_t index, hri_tc_ccbuf32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CCBUF[index].reg |= TC_COUNT32_CCBUF_CCBUF(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ccbuf32_reg_t hri_tccount32_get_CCBUF_CCBUF_bf(const void *const hw, uint8_t index,
hri_tc_ccbuf32_reg_t mask)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT32.CCBUF[index].reg;
tmp = (tmp & TC_COUNT32_CCBUF_CCBUF(mask)) >> TC_COUNT32_CCBUF_CCBUF_Pos;
return tmp;
}
static inline void hri_tccount32_write_CCBUF_CCBUF_bf(const void *const hw, uint8_t index, hri_tc_ccbuf32_reg_t data)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT32.CCBUF[index].reg;
tmp &= ~TC_COUNT32_CCBUF_CCBUF_Msk;
tmp |= TC_COUNT32_CCBUF_CCBUF(data);
((Tc *)hw)->COUNT32.CCBUF[index].reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount32_clear_CCBUF_CCBUF_bf(const void *const hw, uint8_t index, hri_tc_ccbuf32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CCBUF[index].reg &= ~TC_COUNT32_CCBUF_CCBUF(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount32_toggle_CCBUF_CCBUF_bf(const void *const hw, uint8_t index, hri_tc_ccbuf32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CCBUF[index].reg ^= TC_COUNT32_CCBUF_CCBUF(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ccbuf32_reg_t hri_tccount32_read_CCBUF_CCBUF_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT32.CCBUF[index].reg;
tmp = (tmp & TC_COUNT32_CCBUF_CCBUF_Msk) >> TC_COUNT32_CCBUF_CCBUF_Pos;
return tmp;
}
static inline void hri_tccount32_set_CCBUF_reg(const void *const hw, uint8_t index, hri_tc_ccbuf32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CCBUF[index].reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ccbuf32_reg_t hri_tccount32_get_CCBUF_reg(const void *const hw, uint8_t index,
hri_tc_ccbuf32_reg_t mask)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT32.CCBUF[index].reg;
tmp &= mask;
return tmp;
}
static inline void hri_tccount32_write_CCBUF_reg(const void *const hw, uint8_t index, hri_tc_ccbuf32_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CCBUF[index].reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount32_clear_CCBUF_reg(const void *const hw, uint8_t index, hri_tc_ccbuf32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CCBUF[index].reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount32_toggle_CCBUF_reg(const void *const hw, uint8_t index, hri_tc_ccbuf32_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT32.CCBUF[index].reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ccbuf32_reg_t hri_tccount32_read_CCBUF_reg(const void *const hw, uint8_t index)
{
return ((Tc *)hw)->COUNT32.CCBUF[index].reg;
}
static inline void hri_tc_set_CTRLB_DIR_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.CTRLBSET.reg = TC_CTRLBSET_DIR;
}
static inline bool hri_tc_get_CTRLB_DIR_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.CTRLBSET.reg & TC_CTRLBSET_DIR) >> TC_CTRLBSET_DIR_Pos;
}
static inline void hri_tc_write_CTRLB_DIR_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Tc *)hw)->COUNT8.CTRLBCLR.reg = TC_CTRLBSET_DIR;
} else {
((Tc *)hw)->COUNT8.CTRLBSET.reg = TC_CTRLBSET_DIR;
}
}
static inline void hri_tc_clear_CTRLB_DIR_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.CTRLBCLR.reg = TC_CTRLBSET_DIR;
}
static inline void hri_tc_set_CTRLB_LUPD_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.CTRLBSET.reg = TC_CTRLBSET_LUPD;
}
static inline bool hri_tc_get_CTRLB_LUPD_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.CTRLBSET.reg & TC_CTRLBSET_LUPD) >> TC_CTRLBSET_LUPD_Pos;
}
static inline void hri_tc_write_CTRLB_LUPD_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Tc *)hw)->COUNT8.CTRLBCLR.reg = TC_CTRLBSET_LUPD;
} else {
((Tc *)hw)->COUNT8.CTRLBSET.reg = TC_CTRLBSET_LUPD;
}
}
static inline void hri_tc_clear_CTRLB_LUPD_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.CTRLBCLR.reg = TC_CTRLBSET_LUPD;
}
static inline void hri_tc_set_CTRLB_ONESHOT_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.CTRLBSET.reg = TC_CTRLBSET_ONESHOT;
}
static inline bool hri_tc_get_CTRLB_ONESHOT_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.CTRLBSET.reg & TC_CTRLBSET_ONESHOT) >> TC_CTRLBSET_ONESHOT_Pos;
}
static inline void hri_tc_write_CTRLB_ONESHOT_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Tc *)hw)->COUNT8.CTRLBCLR.reg = TC_CTRLBSET_ONESHOT;
} else {
((Tc *)hw)->COUNT8.CTRLBSET.reg = TC_CTRLBSET_ONESHOT;
}
}
static inline void hri_tc_clear_CTRLB_ONESHOT_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.CTRLBCLR.reg = TC_CTRLBSET_ONESHOT;
}
static inline void hri_tc_set_CTRLB_CMD_bf(const void *const hw, hri_tc_ctrlbset_reg_t mask)
{
((Tc *)hw)->COUNT8.CTRLBSET.reg = TC_CTRLBSET_CMD(mask);
}
static inline hri_tc_ctrlbset_reg_t hri_tc_get_CTRLB_CMD_bf(const void *const hw, hri_tc_ctrlbset_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLBSET.reg;
tmp = (tmp & TC_CTRLBSET_CMD(mask)) >> TC_CTRLBSET_CMD_Pos;
return tmp;
}
static inline hri_tc_ctrlbset_reg_t hri_tc_read_CTRLB_CMD_bf(const void *const hw)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLBSET.reg;
tmp = (tmp & TC_CTRLBSET_CMD_Msk) >> TC_CTRLBSET_CMD_Pos;
return tmp;
}
static inline void hri_tc_write_CTRLB_CMD_bf(const void *const hw, hri_tc_ctrlbset_reg_t data)
{
((Tc *)hw)->COUNT8.CTRLBSET.reg = TC_CTRLBSET_CMD(data);
((Tc *)hw)->COUNT8.CTRLBCLR.reg = ~TC_CTRLBSET_CMD(data);
}
static inline void hri_tc_clear_CTRLB_CMD_bf(const void *const hw, hri_tc_ctrlbset_reg_t mask)
{
((Tc *)hw)->COUNT8.CTRLBCLR.reg = TC_CTRLBSET_CMD(mask);
}
static inline void hri_tc_set_CTRLB_reg(const void *const hw, hri_tc_ctrlbset_reg_t mask)
{
((Tc *)hw)->COUNT8.CTRLBSET.reg = mask;
}
static inline hri_tc_ctrlbset_reg_t hri_tc_get_CTRLB_reg(const void *const hw, hri_tc_ctrlbset_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLBSET.reg;
tmp &= mask;
return tmp;
}
static inline hri_tc_ctrlbset_reg_t hri_tc_read_CTRLB_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT8.CTRLBSET.reg;
}
static inline void hri_tc_write_CTRLB_reg(const void *const hw, hri_tc_ctrlbset_reg_t data)
{
((Tc *)hw)->COUNT8.CTRLBSET.reg = data;
((Tc *)hw)->COUNT8.CTRLBCLR.reg = ~data;
}
static inline void hri_tc_clear_CTRLB_reg(const void *const hw, hri_tc_ctrlbset_reg_t mask)
{
((Tc *)hw)->COUNT8.CTRLBCLR.reg = mask;
}
static inline void hri_tc_set_INTEN_OVF_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTENSET.reg = TC_INTENSET_OVF;
}
static inline bool hri_tc_get_INTEN_OVF_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.INTENSET.reg & TC_INTENSET_OVF) >> TC_INTENSET_OVF_Pos;
}
static inline void hri_tc_write_INTEN_OVF_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Tc *)hw)->COUNT8.INTENCLR.reg = TC_INTENSET_OVF;
} else {
((Tc *)hw)->COUNT8.INTENSET.reg = TC_INTENSET_OVF;
}
}
static inline void hri_tc_clear_INTEN_OVF_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTENCLR.reg = TC_INTENSET_OVF;
}
static inline void hri_tc_set_INTEN_ERR_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTENSET.reg = TC_INTENSET_ERR;
}
static inline bool hri_tc_get_INTEN_ERR_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.INTENSET.reg & TC_INTENSET_ERR) >> TC_INTENSET_ERR_Pos;
}
static inline void hri_tc_write_INTEN_ERR_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Tc *)hw)->COUNT8.INTENCLR.reg = TC_INTENSET_ERR;
} else {
((Tc *)hw)->COUNT8.INTENSET.reg = TC_INTENSET_ERR;
}
}
static inline void hri_tc_clear_INTEN_ERR_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTENCLR.reg = TC_INTENSET_ERR;
}
static inline void hri_tc_set_INTEN_MC0_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTENSET.reg = TC_INTENSET_MC0;
}
static inline bool hri_tc_get_INTEN_MC0_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.INTENSET.reg & TC_INTENSET_MC0) >> TC_INTENSET_MC0_Pos;
}
static inline void hri_tc_write_INTEN_MC0_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Tc *)hw)->COUNT8.INTENCLR.reg = TC_INTENSET_MC0;
} else {
((Tc *)hw)->COUNT8.INTENSET.reg = TC_INTENSET_MC0;
}
}
static inline void hri_tc_clear_INTEN_MC0_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTENCLR.reg = TC_INTENSET_MC0;
}
static inline void hri_tc_set_INTEN_MC1_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTENSET.reg = TC_INTENSET_MC1;
}
static inline bool hri_tc_get_INTEN_MC1_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.INTENSET.reg & TC_INTENSET_MC1) >> TC_INTENSET_MC1_Pos;
}
static inline void hri_tc_write_INTEN_MC1_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Tc *)hw)->COUNT8.INTENCLR.reg = TC_INTENSET_MC1;
} else {
((Tc *)hw)->COUNT8.INTENSET.reg = TC_INTENSET_MC1;
}
}
static inline void hri_tc_clear_INTEN_MC1_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTENCLR.reg = TC_INTENSET_MC1;
}
static inline void hri_tc_set_INTEN_reg(const void *const hw, hri_tc_intenset_reg_t mask)
{
((Tc *)hw)->COUNT8.INTENSET.reg = mask;
}
static inline hri_tc_intenset_reg_t hri_tc_get_INTEN_reg(const void *const hw, hri_tc_intenset_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.INTENSET.reg;
tmp &= mask;
return tmp;
}
static inline hri_tc_intenset_reg_t hri_tc_read_INTEN_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT8.INTENSET.reg;
}
static inline void hri_tc_write_INTEN_reg(const void *const hw, hri_tc_intenset_reg_t data)
{
((Tc *)hw)->COUNT8.INTENSET.reg = data;
((Tc *)hw)->COUNT8.INTENCLR.reg = ~data;
}
static inline void hri_tc_clear_INTEN_reg(const void *const hw, hri_tc_intenset_reg_t mask)
{
((Tc *)hw)->COUNT8.INTENCLR.reg = mask;
}
static inline bool hri_tc_get_INTFLAG_OVF_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.INTFLAG.reg & TC_INTFLAG_OVF) >> TC_INTFLAG_OVF_Pos;
}
static inline void hri_tc_clear_INTFLAG_OVF_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTFLAG.reg = TC_INTFLAG_OVF;
}
static inline bool hri_tc_get_INTFLAG_ERR_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.INTFLAG.reg & TC_INTFLAG_ERR) >> TC_INTFLAG_ERR_Pos;
}
static inline void hri_tc_clear_INTFLAG_ERR_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTFLAG.reg = TC_INTFLAG_ERR;
}
static inline bool hri_tc_get_INTFLAG_MC0_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.INTFLAG.reg & TC_INTFLAG_MC0) >> TC_INTFLAG_MC0_Pos;
}
static inline void hri_tc_clear_INTFLAG_MC0_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTFLAG.reg = TC_INTFLAG_MC0;
}
static inline bool hri_tc_get_INTFLAG_MC1_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.INTFLAG.reg & TC_INTFLAG_MC1) >> TC_INTFLAG_MC1_Pos;
}
static inline void hri_tc_clear_INTFLAG_MC1_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTFLAG.reg = TC_INTFLAG_MC1;
}
static inline bool hri_tc_get_interrupt_OVF_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.INTFLAG.reg & TC_INTFLAG_OVF) >> TC_INTFLAG_OVF_Pos;
}
static inline void hri_tc_clear_interrupt_OVF_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTFLAG.reg = TC_INTFLAG_OVF;
}
static inline bool hri_tc_get_interrupt_ERR_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.INTFLAG.reg & TC_INTFLAG_ERR) >> TC_INTFLAG_ERR_Pos;
}
static inline void hri_tc_clear_interrupt_ERR_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTFLAG.reg = TC_INTFLAG_ERR;
}
static inline bool hri_tc_get_interrupt_MC0_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.INTFLAG.reg & TC_INTFLAG_MC0) >> TC_INTFLAG_MC0_Pos;
}
static inline void hri_tc_clear_interrupt_MC0_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTFLAG.reg = TC_INTFLAG_MC0;
}
static inline bool hri_tc_get_interrupt_MC1_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.INTFLAG.reg & TC_INTFLAG_MC1) >> TC_INTFLAG_MC1_Pos;
}
static inline void hri_tc_clear_interrupt_MC1_bit(const void *const hw)
{
((Tc *)hw)->COUNT8.INTFLAG.reg = TC_INTFLAG_MC1;
}
static inline hri_tc_intflag_reg_t hri_tc_get_INTFLAG_reg(const void *const hw, hri_tc_intflag_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.INTFLAG.reg;
tmp &= mask;
return tmp;
}
static inline hri_tc_intflag_reg_t hri_tc_read_INTFLAG_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT8.INTFLAG.reg;
}
static inline void hri_tc_clear_INTFLAG_reg(const void *const hw, hri_tc_intflag_reg_t mask)
{
((Tc *)hw)->COUNT8.INTFLAG.reg = mask;
}
static inline void hri_tc_set_CTRLA_SWRST_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_SWRST);
((Tc *)hw)->COUNT8.CTRLA.reg |= TC_CTRLA_SWRST;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_CTRLA_SWRST_bit(const void *const hw)
{
uint32_t tmp;
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_SWRST);
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_SWRST) >> TC_CTRLA_SWRST_Pos;
return (bool)tmp;
}
static inline void hri_tc_set_CTRLA_ENABLE_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_SWRST | TC_SYNCBUSY_ENABLE);
((Tc *)hw)->COUNT8.CTRLA.reg |= TC_CTRLA_ENABLE;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_CTRLA_ENABLE_bit(const void *const hw)
{
uint32_t tmp;
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_SWRST | TC_SYNCBUSY_ENABLE);
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_ENABLE) >> TC_CTRLA_ENABLE_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_CTRLA_ENABLE_bit(const void *const hw, bool value)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_SWRST | TC_SYNCBUSY_ENABLE);
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp &= ~TC_CTRLA_ENABLE;
tmp |= value << TC_CTRLA_ENABLE_Pos;
((Tc *)hw)->COUNT8.CTRLA.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_CTRLA_ENABLE_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_SWRST | TC_SYNCBUSY_ENABLE);
((Tc *)hw)->COUNT8.CTRLA.reg &= ~TC_CTRLA_ENABLE;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_CTRLA_ENABLE_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_SWRST | TC_SYNCBUSY_ENABLE);
((Tc *)hw)->COUNT8.CTRLA.reg ^= TC_CTRLA_ENABLE;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_CTRLA_RUNSTDBY_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg |= TC_CTRLA_RUNSTDBY;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_CTRLA_RUNSTDBY_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_RUNSTDBY) >> TC_CTRLA_RUNSTDBY_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_CTRLA_RUNSTDBY_bit(const void *const hw, bool value)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp &= ~TC_CTRLA_RUNSTDBY;
tmp |= value << TC_CTRLA_RUNSTDBY_Pos;
((Tc *)hw)->COUNT8.CTRLA.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_CTRLA_RUNSTDBY_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg &= ~TC_CTRLA_RUNSTDBY;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_CTRLA_RUNSTDBY_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg ^= TC_CTRLA_RUNSTDBY;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_CTRLA_ONDEMAND_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg |= TC_CTRLA_ONDEMAND;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_CTRLA_ONDEMAND_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_ONDEMAND) >> TC_CTRLA_ONDEMAND_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_CTRLA_ONDEMAND_bit(const void *const hw, bool value)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp &= ~TC_CTRLA_ONDEMAND;
tmp |= value << TC_CTRLA_ONDEMAND_Pos;
((Tc *)hw)->COUNT8.CTRLA.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_CTRLA_ONDEMAND_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg &= ~TC_CTRLA_ONDEMAND;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_CTRLA_ONDEMAND_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg ^= TC_CTRLA_ONDEMAND;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_CTRLA_ALOCK_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg |= TC_CTRLA_ALOCK;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_CTRLA_ALOCK_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_ALOCK) >> TC_CTRLA_ALOCK_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_CTRLA_ALOCK_bit(const void *const hw, bool value)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp &= ~TC_CTRLA_ALOCK;
tmp |= value << TC_CTRLA_ALOCK_Pos;
((Tc *)hw)->COUNT8.CTRLA.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_CTRLA_ALOCK_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg &= ~TC_CTRLA_ALOCK;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_CTRLA_ALOCK_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg ^= TC_CTRLA_ALOCK;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_CTRLA_CAPTEN0_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg |= TC_CTRLA_CAPTEN0;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_CTRLA_CAPTEN0_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_CAPTEN0) >> TC_CTRLA_CAPTEN0_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_CTRLA_CAPTEN0_bit(const void *const hw, bool value)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp &= ~TC_CTRLA_CAPTEN0;
tmp |= value << TC_CTRLA_CAPTEN0_Pos;
((Tc *)hw)->COUNT8.CTRLA.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_CTRLA_CAPTEN0_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg &= ~TC_CTRLA_CAPTEN0;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_CTRLA_CAPTEN0_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg ^= TC_CTRLA_CAPTEN0;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_CTRLA_CAPTEN1_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg |= TC_CTRLA_CAPTEN1;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_CTRLA_CAPTEN1_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_CAPTEN1) >> TC_CTRLA_CAPTEN1_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_CTRLA_CAPTEN1_bit(const void *const hw, bool value)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp &= ~TC_CTRLA_CAPTEN1;
tmp |= value << TC_CTRLA_CAPTEN1_Pos;
((Tc *)hw)->COUNT8.CTRLA.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_CTRLA_CAPTEN1_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg &= ~TC_CTRLA_CAPTEN1;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_CTRLA_CAPTEN1_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg ^= TC_CTRLA_CAPTEN1;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_CTRLA_COPEN0_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg |= TC_CTRLA_COPEN0;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_CTRLA_COPEN0_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_COPEN0) >> TC_CTRLA_COPEN0_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_CTRLA_COPEN0_bit(const void *const hw, bool value)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp &= ~TC_CTRLA_COPEN0;
tmp |= value << TC_CTRLA_COPEN0_Pos;
((Tc *)hw)->COUNT8.CTRLA.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_CTRLA_COPEN0_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg &= ~TC_CTRLA_COPEN0;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_CTRLA_COPEN0_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg ^= TC_CTRLA_COPEN0;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_CTRLA_COPEN1_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg |= TC_CTRLA_COPEN1;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_CTRLA_COPEN1_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_COPEN1) >> TC_CTRLA_COPEN1_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_CTRLA_COPEN1_bit(const void *const hw, bool value)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp &= ~TC_CTRLA_COPEN1;
tmp |= value << TC_CTRLA_COPEN1_Pos;
((Tc *)hw)->COUNT8.CTRLA.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_CTRLA_COPEN1_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg &= ~TC_CTRLA_COPEN1;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_CTRLA_COPEN1_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg ^= TC_CTRLA_COPEN1;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_CTRLA_MODE_bf(const void *const hw, hri_tc_ctrla_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg |= TC_CTRLA_MODE(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ctrla_reg_t hri_tc_get_CTRLA_MODE_bf(const void *const hw, hri_tc_ctrla_reg_t mask)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_MODE(mask)) >> TC_CTRLA_MODE_Pos;
return tmp;
}
static inline void hri_tc_write_CTRLA_MODE_bf(const void *const hw, hri_tc_ctrla_reg_t data)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp &= ~TC_CTRLA_MODE_Msk;
tmp |= TC_CTRLA_MODE(data);
((Tc *)hw)->COUNT8.CTRLA.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_CTRLA_MODE_bf(const void *const hw, hri_tc_ctrla_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg &= ~TC_CTRLA_MODE(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_CTRLA_MODE_bf(const void *const hw, hri_tc_ctrla_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg ^= TC_CTRLA_MODE(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ctrla_reg_t hri_tc_read_CTRLA_MODE_bf(const void *const hw)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_MODE_Msk) >> TC_CTRLA_MODE_Pos;
return tmp;
}
static inline void hri_tc_set_CTRLA_PRESCSYNC_bf(const void *const hw, hri_tc_ctrla_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg |= TC_CTRLA_PRESCSYNC(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ctrla_reg_t hri_tc_get_CTRLA_PRESCSYNC_bf(const void *const hw, hri_tc_ctrla_reg_t mask)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_PRESCSYNC(mask)) >> TC_CTRLA_PRESCSYNC_Pos;
return tmp;
}
static inline void hri_tc_write_CTRLA_PRESCSYNC_bf(const void *const hw, hri_tc_ctrla_reg_t data)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp &= ~TC_CTRLA_PRESCSYNC_Msk;
tmp |= TC_CTRLA_PRESCSYNC(data);
((Tc *)hw)->COUNT8.CTRLA.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_CTRLA_PRESCSYNC_bf(const void *const hw, hri_tc_ctrla_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg &= ~TC_CTRLA_PRESCSYNC(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_CTRLA_PRESCSYNC_bf(const void *const hw, hri_tc_ctrla_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg ^= TC_CTRLA_PRESCSYNC(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ctrla_reg_t hri_tc_read_CTRLA_PRESCSYNC_bf(const void *const hw)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_PRESCSYNC_Msk) >> TC_CTRLA_PRESCSYNC_Pos;
return tmp;
}
static inline void hri_tc_set_CTRLA_PRESCALER_bf(const void *const hw, hri_tc_ctrla_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg |= TC_CTRLA_PRESCALER(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ctrla_reg_t hri_tc_get_CTRLA_PRESCALER_bf(const void *const hw, hri_tc_ctrla_reg_t mask)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_PRESCALER(mask)) >> TC_CTRLA_PRESCALER_Pos;
return tmp;
}
static inline void hri_tc_write_CTRLA_PRESCALER_bf(const void *const hw, hri_tc_ctrla_reg_t data)
{
uint32_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp &= ~TC_CTRLA_PRESCALER_Msk;
tmp |= TC_CTRLA_PRESCALER(data);
((Tc *)hw)->COUNT8.CTRLA.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_CTRLA_PRESCALER_bf(const void *const hw, hri_tc_ctrla_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg &= ~TC_CTRLA_PRESCALER(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_CTRLA_PRESCALER_bf(const void *const hw, hri_tc_ctrla_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CTRLA.reg ^= TC_CTRLA_PRESCALER(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ctrla_reg_t hri_tc_read_CTRLA_PRESCALER_bf(const void *const hw)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp = (tmp & TC_CTRLA_PRESCALER_Msk) >> TC_CTRLA_PRESCALER_Pos;
return tmp;
}
static inline void hri_tc_set_CTRLA_reg(const void *const hw, hri_tc_ctrla_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.CTRLA.reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ctrla_reg_t hri_tc_get_CTRLA_reg(const void *const hw, hri_tc_ctrla_reg_t mask)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.CTRLA.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tc_write_CTRLA_reg(const void *const hw, hri_tc_ctrla_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.CTRLA.reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_CTRLA_reg(const void *const hw, hri_tc_ctrla_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.CTRLA.reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_CTRLA_reg(const void *const hw, hri_tc_ctrla_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.CTRLA.reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ctrla_reg_t hri_tc_read_CTRLA_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT8.CTRLA.reg;
}
static inline void hri_tc_set_EVCTRL_TCINV_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg |= TC_EVCTRL_TCINV;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_EVCTRL_TCINV_bit(const void *const hw)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp = (tmp & TC_EVCTRL_TCINV) >> TC_EVCTRL_TCINV_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_EVCTRL_TCINV_bit(const void *const hw, bool value)
{
uint16_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp &= ~TC_EVCTRL_TCINV;
tmp |= value << TC_EVCTRL_TCINV_Pos;
((Tc *)hw)->COUNT8.EVCTRL.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_EVCTRL_TCINV_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg &= ~TC_EVCTRL_TCINV;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_EVCTRL_TCINV_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg ^= TC_EVCTRL_TCINV;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_EVCTRL_TCEI_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg |= TC_EVCTRL_TCEI;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_EVCTRL_TCEI_bit(const void *const hw)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp = (tmp & TC_EVCTRL_TCEI) >> TC_EVCTRL_TCEI_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_EVCTRL_TCEI_bit(const void *const hw, bool value)
{
uint16_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp &= ~TC_EVCTRL_TCEI;
tmp |= value << TC_EVCTRL_TCEI_Pos;
((Tc *)hw)->COUNT8.EVCTRL.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_EVCTRL_TCEI_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg &= ~TC_EVCTRL_TCEI;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_EVCTRL_TCEI_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg ^= TC_EVCTRL_TCEI;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_EVCTRL_OVFEO_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg |= TC_EVCTRL_OVFEO;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_EVCTRL_OVFEO_bit(const void *const hw)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp = (tmp & TC_EVCTRL_OVFEO) >> TC_EVCTRL_OVFEO_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_EVCTRL_OVFEO_bit(const void *const hw, bool value)
{
uint16_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp &= ~TC_EVCTRL_OVFEO;
tmp |= value << TC_EVCTRL_OVFEO_Pos;
((Tc *)hw)->COUNT8.EVCTRL.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_EVCTRL_OVFEO_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg &= ~TC_EVCTRL_OVFEO;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_EVCTRL_OVFEO_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg ^= TC_EVCTRL_OVFEO;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_EVCTRL_MCEO0_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg |= TC_EVCTRL_MCEO0;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_EVCTRL_MCEO0_bit(const void *const hw)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp = (tmp & TC_EVCTRL_MCEO0) >> TC_EVCTRL_MCEO0_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_EVCTRL_MCEO0_bit(const void *const hw, bool value)
{
uint16_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp &= ~TC_EVCTRL_MCEO0;
tmp |= value << TC_EVCTRL_MCEO0_Pos;
((Tc *)hw)->COUNT8.EVCTRL.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_EVCTRL_MCEO0_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg &= ~TC_EVCTRL_MCEO0;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_EVCTRL_MCEO0_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg ^= TC_EVCTRL_MCEO0;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_EVCTRL_MCEO1_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg |= TC_EVCTRL_MCEO1;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_EVCTRL_MCEO1_bit(const void *const hw)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp = (tmp & TC_EVCTRL_MCEO1) >> TC_EVCTRL_MCEO1_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_EVCTRL_MCEO1_bit(const void *const hw, bool value)
{
uint16_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp &= ~TC_EVCTRL_MCEO1;
tmp |= value << TC_EVCTRL_MCEO1_Pos;
((Tc *)hw)->COUNT8.EVCTRL.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_EVCTRL_MCEO1_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg &= ~TC_EVCTRL_MCEO1;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_EVCTRL_MCEO1_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg ^= TC_EVCTRL_MCEO1;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_EVCTRL_EVACT_bf(const void *const hw, hri_tc_evctrl_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg |= TC_EVCTRL_EVACT(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_evctrl_reg_t hri_tc_get_EVCTRL_EVACT_bf(const void *const hw, hri_tc_evctrl_reg_t mask)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp = (tmp & TC_EVCTRL_EVACT(mask)) >> TC_EVCTRL_EVACT_Pos;
return tmp;
}
static inline void hri_tc_write_EVCTRL_EVACT_bf(const void *const hw, hri_tc_evctrl_reg_t data)
{
uint16_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp &= ~TC_EVCTRL_EVACT_Msk;
tmp |= TC_EVCTRL_EVACT(data);
((Tc *)hw)->COUNT8.EVCTRL.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_EVCTRL_EVACT_bf(const void *const hw, hri_tc_evctrl_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg &= ~TC_EVCTRL_EVACT(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_EVCTRL_EVACT_bf(const void *const hw, hri_tc_evctrl_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg ^= TC_EVCTRL_EVACT(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_evctrl_reg_t hri_tc_read_EVCTRL_EVACT_bf(const void *const hw)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp = (tmp & TC_EVCTRL_EVACT_Msk) >> TC_EVCTRL_EVACT_Pos;
return tmp;
}
static inline void hri_tc_set_EVCTRL_reg(const void *const hw, hri_tc_evctrl_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_evctrl_reg_t hri_tc_get_EVCTRL_reg(const void *const hw, hri_tc_evctrl_reg_t mask)
{
uint16_t tmp;
tmp = ((Tc *)hw)->COUNT8.EVCTRL.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tc_write_EVCTRL_reg(const void *const hw, hri_tc_evctrl_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_EVCTRL_reg(const void *const hw, hri_tc_evctrl_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_EVCTRL_reg(const void *const hw, hri_tc_evctrl_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.EVCTRL.reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_evctrl_reg_t hri_tc_read_EVCTRL_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT8.EVCTRL.reg;
}
static inline void hri_tc_set_WAVE_WAVEGEN_bf(const void *const hw, hri_tc_wave_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.WAVE.reg |= TC_WAVE_WAVEGEN(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_wave_reg_t hri_tc_get_WAVE_WAVEGEN_bf(const void *const hw, hri_tc_wave_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.WAVE.reg;
tmp = (tmp & TC_WAVE_WAVEGEN(mask)) >> TC_WAVE_WAVEGEN_Pos;
return tmp;
}
static inline void hri_tc_write_WAVE_WAVEGEN_bf(const void *const hw, hri_tc_wave_reg_t data)
{
uint8_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT8.WAVE.reg;
tmp &= ~TC_WAVE_WAVEGEN_Msk;
tmp |= TC_WAVE_WAVEGEN(data);
((Tc *)hw)->COUNT8.WAVE.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_WAVE_WAVEGEN_bf(const void *const hw, hri_tc_wave_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.WAVE.reg &= ~TC_WAVE_WAVEGEN(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_WAVE_WAVEGEN_bf(const void *const hw, hri_tc_wave_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.WAVE.reg ^= TC_WAVE_WAVEGEN(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_wave_reg_t hri_tc_read_WAVE_WAVEGEN_bf(const void *const hw)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.WAVE.reg;
tmp = (tmp & TC_WAVE_WAVEGEN_Msk) >> TC_WAVE_WAVEGEN_Pos;
return tmp;
}
static inline void hri_tc_set_WAVE_reg(const void *const hw, hri_tc_wave_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.WAVE.reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_wave_reg_t hri_tc_get_WAVE_reg(const void *const hw, hri_tc_wave_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.WAVE.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tc_write_WAVE_reg(const void *const hw, hri_tc_wave_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.WAVE.reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_WAVE_reg(const void *const hw, hri_tc_wave_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.WAVE.reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_WAVE_reg(const void *const hw, hri_tc_wave_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.WAVE.reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_wave_reg_t hri_tc_read_WAVE_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT8.WAVE.reg;
}
static inline void hri_tc_set_DRVCTRL_INVEN0_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DRVCTRL.reg |= TC_DRVCTRL_INVEN0;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_DRVCTRL_INVEN0_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.DRVCTRL.reg;
tmp = (tmp & TC_DRVCTRL_INVEN0) >> TC_DRVCTRL_INVEN0_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_DRVCTRL_INVEN0_bit(const void *const hw, bool value)
{
uint8_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT8.DRVCTRL.reg;
tmp &= ~TC_DRVCTRL_INVEN0;
tmp |= value << TC_DRVCTRL_INVEN0_Pos;
((Tc *)hw)->COUNT8.DRVCTRL.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_DRVCTRL_INVEN0_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DRVCTRL.reg &= ~TC_DRVCTRL_INVEN0;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_DRVCTRL_INVEN0_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DRVCTRL.reg ^= TC_DRVCTRL_INVEN0;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_DRVCTRL_INVEN1_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DRVCTRL.reg |= TC_DRVCTRL_INVEN1;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_DRVCTRL_INVEN1_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.DRVCTRL.reg;
tmp = (tmp & TC_DRVCTRL_INVEN1) >> TC_DRVCTRL_INVEN1_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_DRVCTRL_INVEN1_bit(const void *const hw, bool value)
{
uint8_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT8.DRVCTRL.reg;
tmp &= ~TC_DRVCTRL_INVEN1;
tmp |= value << TC_DRVCTRL_INVEN1_Pos;
((Tc *)hw)->COUNT8.DRVCTRL.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_DRVCTRL_INVEN1_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DRVCTRL.reg &= ~TC_DRVCTRL_INVEN1;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_DRVCTRL_INVEN1_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DRVCTRL.reg ^= TC_DRVCTRL_INVEN1;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_DRVCTRL_reg(const void *const hw, hri_tc_drvctrl_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DRVCTRL.reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_drvctrl_reg_t hri_tc_get_DRVCTRL_reg(const void *const hw, hri_tc_drvctrl_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.DRVCTRL.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tc_write_DRVCTRL_reg(const void *const hw, hri_tc_drvctrl_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DRVCTRL.reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_DRVCTRL_reg(const void *const hw, hri_tc_drvctrl_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DRVCTRL.reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_DRVCTRL_reg(const void *const hw, hri_tc_drvctrl_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DRVCTRL.reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_drvctrl_reg_t hri_tc_read_DRVCTRL_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT8.DRVCTRL.reg;
}
static inline void hri_tc_set_DBGCTRL_DBGRUN_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DBGCTRL.reg |= TC_DBGCTRL_DBGRUN;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_DBGCTRL_DBGRUN_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.DBGCTRL.reg;
tmp = (tmp & TC_DBGCTRL_DBGRUN) >> TC_DBGCTRL_DBGRUN_Pos;
return (bool)tmp;
}
static inline void hri_tc_write_DBGCTRL_DBGRUN_bit(const void *const hw, bool value)
{
uint8_t tmp;
TC_CRITICAL_SECTION_ENTER();
tmp = ((Tc *)hw)->COUNT8.DBGCTRL.reg;
tmp &= ~TC_DBGCTRL_DBGRUN;
tmp |= value << TC_DBGCTRL_DBGRUN_Pos;
((Tc *)hw)->COUNT8.DBGCTRL.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_DBGCTRL_DBGRUN_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DBGCTRL.reg &= ~TC_DBGCTRL_DBGRUN;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_DBGCTRL_DBGRUN_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DBGCTRL.reg ^= TC_DBGCTRL_DBGRUN;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_set_DBGCTRL_reg(const void *const hw, hri_tc_dbgctrl_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DBGCTRL.reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_dbgctrl_reg_t hri_tc_get_DBGCTRL_reg(const void *const hw, hri_tc_dbgctrl_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.DBGCTRL.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tc_write_DBGCTRL_reg(const void *const hw, hri_tc_dbgctrl_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DBGCTRL.reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_DBGCTRL_reg(const void *const hw, hri_tc_dbgctrl_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DBGCTRL.reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_DBGCTRL_reg(const void *const hw, hri_tc_dbgctrl_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.DBGCTRL.reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_dbgctrl_reg_t hri_tc_read_DBGCTRL_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT8.DBGCTRL.reg;
}
static inline void hri_tccount8_set_COUNT_COUNT_bf(const void *const hw, hri_tc_count8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_COUNT);
((Tc *)hw)->COUNT8.COUNT.reg |= TC_COUNT8_COUNT_COUNT(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_count8_reg_t hri_tccount8_get_COUNT_COUNT_bf(const void *const hw, hri_tc_count8_reg_t mask)
{
uint8_t tmp;
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_COUNT);
tmp = ((Tc *)hw)->COUNT8.COUNT.reg;
tmp = (tmp & TC_COUNT8_COUNT_COUNT(mask)) >> TC_COUNT8_COUNT_COUNT_Pos;
return tmp;
}
static inline void hri_tccount8_write_COUNT_COUNT_bf(const void *const hw, hri_tc_count8_reg_t data)
{
uint8_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_COUNT);
tmp = ((Tc *)hw)->COUNT8.COUNT.reg;
tmp &= ~TC_COUNT8_COUNT_COUNT_Msk;
tmp |= TC_COUNT8_COUNT_COUNT(data);
((Tc *)hw)->COUNT8.COUNT.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount8_clear_COUNT_COUNT_bf(const void *const hw, hri_tc_count8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_COUNT);
((Tc *)hw)->COUNT8.COUNT.reg &= ~TC_COUNT8_COUNT_COUNT(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount8_toggle_COUNT_COUNT_bf(const void *const hw, hri_tc_count8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_COUNT);
((Tc *)hw)->COUNT8.COUNT.reg ^= TC_COUNT8_COUNT_COUNT(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_count8_reg_t hri_tccount8_read_COUNT_COUNT_bf(const void *const hw)
{
uint8_t tmp;
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_COUNT);
tmp = ((Tc *)hw)->COUNT8.COUNT.reg;
tmp = (tmp & TC_COUNT8_COUNT_COUNT_Msk) >> TC_COUNT8_COUNT_COUNT_Pos;
return tmp;
}
static inline void hri_tccount8_set_COUNT_reg(const void *const hw, hri_tc_count8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.COUNT.reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_count8_reg_t hri_tccount8_get_COUNT_reg(const void *const hw, hri_tc_count8_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.COUNT.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tccount8_write_COUNT_reg(const void *const hw, hri_tc_count8_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.COUNT.reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount8_clear_COUNT_reg(const void *const hw, hri_tc_count8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.COUNT.reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount8_toggle_COUNT_reg(const void *const hw, hri_tc_count8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.COUNT.reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_count8_reg_t hri_tccount8_read_COUNT_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT8.COUNT.reg;
}
static inline void hri_tc_set_PER_PER_bf(const void *const hw, hri_tc_per_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_PER);
((Tc *)hw)->COUNT8.PER.reg |= TC_COUNT8_PER_PER(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_per_reg_t hri_tc_get_PER_PER_bf(const void *const hw, hri_tc_per_reg_t mask)
{
uint8_t tmp;
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_PER);
tmp = ((Tc *)hw)->COUNT8.PER.reg;
tmp = (tmp & TC_COUNT8_PER_PER(mask)) >> TC_COUNT8_PER_PER_Pos;
return tmp;
}
static inline void hri_tc_write_PER_PER_bf(const void *const hw, hri_tc_per_reg_t data)
{
uint8_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_PER);
tmp = ((Tc *)hw)->COUNT8.PER.reg;
tmp &= ~TC_COUNT8_PER_PER_Msk;
tmp |= TC_COUNT8_PER_PER(data);
((Tc *)hw)->COUNT8.PER.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_PER_PER_bf(const void *const hw, hri_tc_per_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_PER);
((Tc *)hw)->COUNT8.PER.reg &= ~TC_COUNT8_PER_PER(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_PER_PER_bf(const void *const hw, hri_tc_per_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_PER);
((Tc *)hw)->COUNT8.PER.reg ^= TC_COUNT8_PER_PER(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_per_reg_t hri_tc_read_PER_PER_bf(const void *const hw)
{
uint8_t tmp;
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_PER);
tmp = ((Tc *)hw)->COUNT8.PER.reg;
tmp = (tmp & TC_COUNT8_PER_PER_Msk) >> TC_COUNT8_PER_PER_Pos;
return tmp;
}
static inline void hri_tc_set_PER_reg(const void *const hw, hri_tc_per_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.PER.reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_per_reg_t hri_tc_get_PER_reg(const void *const hw, hri_tc_per_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.PER.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tc_write_PER_reg(const void *const hw, hri_tc_per_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.PER.reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_PER_reg(const void *const hw, hri_tc_per_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.PER.reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_PER_reg(const void *const hw, hri_tc_per_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.PER.reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_per_reg_t hri_tc_read_PER_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT8.PER.reg;
}
static inline void hri_tccount8_set_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CC[index].reg |= TC_COUNT8_CC_CC(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_cc8_reg_t hri_tccount8_get_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc8_reg_t mask)
{
uint8_t tmp;
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CC[index].reg;
tmp = (tmp & TC_COUNT8_CC_CC(mask)) >> TC_COUNT8_CC_CC_Pos;
return tmp;
}
static inline void hri_tccount8_write_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc8_reg_t data)
{
uint8_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CC[index].reg;
tmp &= ~TC_COUNT8_CC_CC_Msk;
tmp |= TC_COUNT8_CC_CC(data);
((Tc *)hw)->COUNT8.CC[index].reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount8_clear_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CC[index].reg &= ~TC_COUNT8_CC_CC(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount8_toggle_CC_CC_bf(const void *const hw, uint8_t index, hri_tc_cc8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CC[index].reg ^= TC_COUNT8_CC_CC(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_cc8_reg_t hri_tccount8_read_CC_CC_bf(const void *const hw, uint8_t index)
{
uint8_t tmp;
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CC[index].reg;
tmp = (tmp & TC_COUNT8_CC_CC_Msk) >> TC_COUNT8_CC_CC_Pos;
return tmp;
}
static inline void hri_tccount8_set_CC_reg(const void *const hw, uint8_t index, hri_tc_cc8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.CC[index].reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_cc8_reg_t hri_tccount8_get_CC_reg(const void *const hw, uint8_t index, hri_tc_cc8_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.CC[index].reg;
tmp &= mask;
return tmp;
}
static inline void hri_tccount8_write_CC_reg(const void *const hw, uint8_t index, hri_tc_cc8_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.CC[index].reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount8_clear_CC_reg(const void *const hw, uint8_t index, hri_tc_cc8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.CC[index].reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount8_toggle_CC_reg(const void *const hw, uint8_t index, hri_tc_cc8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.CC[index].reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_cc8_reg_t hri_tccount8_read_CC_reg(const void *const hw, uint8_t index)
{
return ((Tc *)hw)->COUNT8.CC[index].reg;
}
static inline void hri_tc_set_PERBUF_PERBUF_bf(const void *const hw, hri_tc_perbuf_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.PERBUF.reg |= TC_COUNT8_PERBUF_PERBUF(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_perbuf_reg_t hri_tc_get_PERBUF_PERBUF_bf(const void *const hw, hri_tc_perbuf_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.PERBUF.reg;
tmp = (tmp & TC_COUNT8_PERBUF_PERBUF(mask)) >> TC_COUNT8_PERBUF_PERBUF_Pos;
return tmp;
}
static inline void hri_tc_write_PERBUF_PERBUF_bf(const void *const hw, hri_tc_perbuf_reg_t data)
{
uint8_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.PERBUF.reg;
tmp &= ~TC_COUNT8_PERBUF_PERBUF_Msk;
tmp |= TC_COUNT8_PERBUF_PERBUF(data);
((Tc *)hw)->COUNT8.PERBUF.reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_PERBUF_PERBUF_bf(const void *const hw, hri_tc_perbuf_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.PERBUF.reg &= ~TC_COUNT8_PERBUF_PERBUF(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_PERBUF_PERBUF_bf(const void *const hw, hri_tc_perbuf_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.PERBUF.reg ^= TC_COUNT8_PERBUF_PERBUF(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_perbuf_reg_t hri_tc_read_PERBUF_PERBUF_bf(const void *const hw)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.PERBUF.reg;
tmp = (tmp & TC_COUNT8_PERBUF_PERBUF_Msk) >> TC_COUNT8_PERBUF_PERBUF_Pos;
return tmp;
}
static inline void hri_tc_set_PERBUF_reg(const void *const hw, hri_tc_perbuf_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.PERBUF.reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_perbuf_reg_t hri_tc_get_PERBUF_reg(const void *const hw, hri_tc_perbuf_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.PERBUF.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tc_write_PERBUF_reg(const void *const hw, hri_tc_perbuf_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.PERBUF.reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_clear_PERBUF_reg(const void *const hw, hri_tc_perbuf_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.PERBUF.reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tc_toggle_PERBUF_reg(const void *const hw, hri_tc_perbuf_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.PERBUF.reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_perbuf_reg_t hri_tc_read_PERBUF_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT8.PERBUF.reg;
}
static inline void hri_tccount8_set_CCBUF_CCBUF_bf(const void *const hw, uint8_t index, hri_tc_ccbuf8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CCBUF[index].reg |= TC_COUNT8_CCBUF_CCBUF(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ccbuf8_reg_t hri_tccount8_get_CCBUF_CCBUF_bf(const void *const hw, uint8_t index,
hri_tc_ccbuf8_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.CCBUF[index].reg;
tmp = (tmp & TC_COUNT8_CCBUF_CCBUF(mask)) >> TC_COUNT8_CCBUF_CCBUF_Pos;
return tmp;
}
static inline void hri_tccount8_write_CCBUF_CCBUF_bf(const void *const hw, uint8_t index, hri_tc_ccbuf8_reg_t data)
{
uint8_t tmp;
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
tmp = ((Tc *)hw)->COUNT8.CCBUF[index].reg;
tmp &= ~TC_COUNT8_CCBUF_CCBUF_Msk;
tmp |= TC_COUNT8_CCBUF_CCBUF(data);
((Tc *)hw)->COUNT8.CCBUF[index].reg = tmp;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount8_clear_CCBUF_CCBUF_bf(const void *const hw, uint8_t index, hri_tc_ccbuf8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CCBUF[index].reg &= ~TC_COUNT8_CCBUF_CCBUF(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount8_toggle_CCBUF_CCBUF_bf(const void *const hw, uint8_t index, hri_tc_ccbuf8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.CCBUF[index].reg ^= TC_COUNT8_CCBUF_CCBUF(mask);
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ccbuf8_reg_t hri_tccount8_read_CCBUF_CCBUF_bf(const void *const hw, uint8_t index)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.CCBUF[index].reg;
tmp = (tmp & TC_COUNT8_CCBUF_CCBUF_Msk) >> TC_COUNT8_CCBUF_CCBUF_Pos;
return tmp;
}
static inline void hri_tccount8_set_CCBUF_reg(const void *const hw, uint8_t index, hri_tc_ccbuf8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.CCBUF[index].reg |= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ccbuf8_reg_t hri_tccount8_get_CCBUF_reg(const void *const hw, uint8_t index,
hri_tc_ccbuf8_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.CCBUF[index].reg;
tmp &= mask;
return tmp;
}
static inline void hri_tccount8_write_CCBUF_reg(const void *const hw, uint8_t index, hri_tc_ccbuf8_reg_t data)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.CCBUF[index].reg = data;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount8_clear_CCBUF_reg(const void *const hw, uint8_t index, hri_tc_ccbuf8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.CCBUF[index].reg &= ~mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tccount8_toggle_CCBUF_reg(const void *const hw, uint8_t index, hri_tc_ccbuf8_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.CCBUF[index].reg ^= mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_ccbuf8_reg_t hri_tccount8_read_CCBUF_reg(const void *const hw, uint8_t index)
{
return ((Tc *)hw)->COUNT8.CCBUF[index].reg;
}
static inline bool hri_tc_get_SYNCBUSY_SWRST_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.SYNCBUSY.reg & TC_SYNCBUSY_SWRST) >> TC_SYNCBUSY_SWRST_Pos;
}
static inline bool hri_tc_get_SYNCBUSY_ENABLE_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.SYNCBUSY.reg & TC_SYNCBUSY_ENABLE) >> TC_SYNCBUSY_ENABLE_Pos;
}
static inline bool hri_tc_get_SYNCBUSY_CTRLB_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.SYNCBUSY.reg & TC_SYNCBUSY_CTRLB) >> TC_SYNCBUSY_CTRLB_Pos;
}
static inline bool hri_tc_get_SYNCBUSY_STATUS_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.SYNCBUSY.reg & TC_SYNCBUSY_STATUS) >> TC_SYNCBUSY_STATUS_Pos;
}
static inline bool hri_tc_get_SYNCBUSY_COUNT_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.SYNCBUSY.reg & TC_SYNCBUSY_COUNT) >> TC_SYNCBUSY_COUNT_Pos;
}
static inline bool hri_tc_get_SYNCBUSY_PER_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.SYNCBUSY.reg & TC_SYNCBUSY_PER) >> TC_SYNCBUSY_PER_Pos;
}
static inline bool hri_tc_get_SYNCBUSY_CC0_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.SYNCBUSY.reg & TC_SYNCBUSY_CC0) >> TC_SYNCBUSY_CC0_Pos;
}
static inline bool hri_tc_get_SYNCBUSY_CC1_bit(const void *const hw)
{
return (((Tc *)hw)->COUNT8.SYNCBUSY.reg & TC_SYNCBUSY_CC1) >> TC_SYNCBUSY_CC1_Pos;
}
static inline hri_tc_syncbusy_reg_t hri_tc_get_SYNCBUSY_reg(const void *const hw, hri_tc_syncbusy_reg_t mask)
{
uint32_t tmp;
tmp = ((Tc *)hw)->COUNT8.SYNCBUSY.reg;
tmp &= mask;
return tmp;
}
static inline hri_tc_syncbusy_reg_t hri_tc_read_SYNCBUSY_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT8.SYNCBUSY.reg;
}
static inline bool hri_tc_get_STATUS_STOP_bit(const void *const hw)
{
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
return (((Tc *)hw)->COUNT8.STATUS.reg & TC_STATUS_STOP) >> TC_STATUS_STOP_Pos;
}
static inline void hri_tc_clear_STATUS_STOP_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.STATUS.reg = TC_STATUS_STOP;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_STATUS_SLAVE_bit(const void *const hw)
{
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
return (((Tc *)hw)->COUNT8.STATUS.reg & TC_STATUS_SLAVE) >> TC_STATUS_SLAVE_Pos;
}
static inline void hri_tc_clear_STATUS_SLAVE_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.STATUS.reg = TC_STATUS_SLAVE;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_STATUS_PERBUFV_bit(const void *const hw)
{
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
return (((Tc *)hw)->COUNT8.STATUS.reg & TC_STATUS_PERBUFV) >> TC_STATUS_PERBUFV_Pos;
}
static inline void hri_tc_clear_STATUS_PERBUFV_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.STATUS.reg = TC_STATUS_PERBUFV;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_STATUS_CCBUFV0_bit(const void *const hw)
{
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
return (((Tc *)hw)->COUNT8.STATUS.reg & TC_STATUS_CCBUFV0) >> TC_STATUS_CCBUFV0_Pos;
}
static inline void hri_tc_clear_STATUS_CCBUFV0_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.STATUS.reg = TC_STATUS_CCBUFV0;
TC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tc_get_STATUS_CCBUFV1_bit(const void *const hw)
{
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
return (((Tc *)hw)->COUNT8.STATUS.reg & TC_STATUS_CCBUFV1) >> TC_STATUS_CCBUFV1_Pos;
}
static inline void hri_tc_clear_STATUS_CCBUFV1_bit(const void *const hw)
{
TC_CRITICAL_SECTION_ENTER();
hri_tc_wait_for_sync(hw, TC_SYNCBUSY_MASK);
((Tc *)hw)->COUNT8.STATUS.reg = TC_STATUS_CCBUFV1;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_status_reg_t hri_tc_get_STATUS_reg(const void *const hw, hri_tc_status_reg_t mask)
{
uint8_t tmp;
tmp = ((Tc *)hw)->COUNT8.STATUS.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tc_clear_STATUS_reg(const void *const hw, hri_tc_status_reg_t mask)
{
TC_CRITICAL_SECTION_ENTER();
((Tc *)hw)->COUNT8.STATUS.reg = mask;
TC_CRITICAL_SECTION_LEAVE();
}
static inline hri_tc_status_reg_t hri_tc_read_STATUS_reg(const void *const hw)
{
return ((Tc *)hw)->COUNT8.STATUS.reg;
}
#ifdef __cplusplus
}
#endif
#endif /* _HRI_TC_L21_H_INCLUDED */
#endif /* _SAML21_TC_COMPONENT_ */

Опубликовать ( 0 )

Вы можете оставить комментарий после Вход в систему

1
https://gitlife.ru/oschina-mirror/lupyuen-LoRaMac-node-nuttx.git
git@gitlife.ru:oschina-mirror/lupyuen-LoRaMac-node-nuttx.git
oschina-mirror
lupyuen-LoRaMac-node-nuttx
lupyuen-LoRaMac-node-nuttx
v4.5.0