1 В избранное 0 Ответвления 0

OSCHINA-MIRROR/lupyuen-LoRaMac-node-nuttx

Присоединиться к Gitlife
Откройте для себя и примите участие в публичных проектах с открытым исходным кодом с участием более 10 миллионов разработчиков. Приватные репозитории также полностью бесплатны :)
Присоединиться бесплатно
Клонировать/Скачать
hri_tal_l21.h 130 КБ
Копировать Редактировать Исходные данные Просмотреть построчно История
Miguel Luis Отправлено 7 лет назад 8f4693d
123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761
/**
* \file
*
* \brief SAM TAL
*
* Copyright (C) 2016 Atmel Corporation. All rights reserved.
*
* \asf_license_start
*
* \page License
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
*
* 1. Redistributions of source code must retain the above copyright notice,
* this list of conditions and the following disclaimer.
*
* 2. Redistributions in binary form must reproduce the above copyright notice,
* this list of conditions and the following disclaimer in the documentation
* and/or other materials provided with the distribution.
*
* 3. The name of Atmel may not be used to endorse or promote products derived
* from this software without specific prior written permission.
*
* 4. This software may only be redistributed and used in connection with an
* Atmel microcontroller product.
*
* THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR IMPLIED
* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
* EXPRESSLY AND SPECIFICALLY DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR
* ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
* STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*
* \asf_license_stop
*/
#ifdef _SAML21_TAL_COMPONENT_
#ifndef _HRI_TAL_L21_H_INCLUDED_
#define _HRI_TAL_L21_H_INCLUDED_
#ifdef __cplusplus
extern "C" {
#endif
#include <stdbool.h>
#include <hal_atomic.h>
#if defined(ENABLE_TAL_CRITICAL_SECTIONS)
#define TAL_CRITICAL_SECTION_ENTER() CRITICAL_SECTION_ENTER()
#define TAL_CRITICAL_SECTION_LEAVE() CRITICAL_SECTION_LEAVE()
#else
#define TAL_CRITICAL_SECTION_ENTER()
#define TAL_CRITICAL_SECTION_LEAVE()
#endif
typedef uint16_t hri_tal_brkstatus_reg_t;
typedef uint16_t hri_tal_irqtrig_reg_t;
typedef uint32_t hri_tal_cpuirqs_reg_t;
typedef uint32_t hri_tal_dmacpusel0_reg_t;
typedef uint32_t hri_tal_eiccpusel0_reg_t;
typedef uint32_t hri_tal_evcpusel0_reg_t;
typedef uint32_t hri_tal_intcpusel0_reg_t;
typedef uint32_t hri_tal_intcpusel1_reg_t;
typedef uint8_t hri_tal_ctictrla_reg_t;
typedef uint8_t hri_tal_ctimask_reg_t;
typedef uint8_t hri_tal_ctrla_reg_t;
typedef uint8_t hri_tal_evctrl_reg_t;
typedef uint8_t hri_tal_extctrl_reg_t;
typedef uint8_t hri_tal_globmask_reg_t;
typedef uint8_t hri_tal_halt_reg_t;
typedef uint8_t hri_tal_intenset_reg_t;
typedef uint8_t hri_tal_intflag_reg_t;
typedef uint8_t hri_tal_intstatus_reg_t;
typedef uint8_t hri_tal_restart_reg_t;
typedef uint8_t hri_tal_rstctrl_reg_t;
typedef uint8_t hri_talctis_ctictrla_reg_t;
typedef uint8_t hri_talctis_ctimask_reg_t;
static inline void hri_tal_set_INTEN_BRK_bit(const void *const hw)
{
((Tal *)hw)->INTENSET.reg = TAL_INTENSET_BRK;
}
static inline bool hri_tal_get_INTEN_BRK_bit(const void *const hw)
{
return (((Tal *)hw)->INTENSET.reg & TAL_INTENSET_BRK) >> TAL_INTENSET_BRK_Pos;
}
static inline void hri_tal_write_INTEN_BRK_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Tal *)hw)->INTENCLR.reg = TAL_INTENSET_BRK;
} else {
((Tal *)hw)->INTENSET.reg = TAL_INTENSET_BRK;
}
}
static inline void hri_tal_clear_INTEN_BRK_bit(const void *const hw)
{
((Tal *)hw)->INTENCLR.reg = TAL_INTENSET_BRK;
}
static inline void hri_tal_set_INTEN_reg(const void *const hw, hri_tal_intenset_reg_t mask)
{
((Tal *)hw)->INTENSET.reg = mask;
}
static inline hri_tal_intenset_reg_t hri_tal_get_INTEN_reg(const void *const hw, hri_tal_intenset_reg_t mask)
{
uint8_t tmp;
tmp = ((Tal *)hw)->INTENSET.reg;
tmp &= mask;
return tmp;
}
static inline hri_tal_intenset_reg_t hri_tal_read_INTEN_reg(const void *const hw)
{
return ((Tal *)hw)->INTENSET.reg;
}
static inline void hri_tal_write_INTEN_reg(const void *const hw, hri_tal_intenset_reg_t data)
{
((Tal *)hw)->INTENSET.reg = data;
((Tal *)hw)->INTENCLR.reg = ~data;
}
static inline void hri_tal_clear_INTEN_reg(const void *const hw, hri_tal_intenset_reg_t mask)
{
((Tal *)hw)->INTENCLR.reg = mask;
}
static inline bool hri_tal_get_INTFLAG_BRK_bit(const void *const hw)
{
return (((Tal *)hw)->INTFLAG.reg & TAL_INTFLAG_BRK) >> TAL_INTFLAG_BRK_Pos;
}
static inline void hri_tal_clear_INTFLAG_BRK_bit(const void *const hw)
{
((Tal *)hw)->INTFLAG.reg = TAL_INTFLAG_BRK;
}
static inline bool hri_tal_get_interrupt_BRK_bit(const void *const hw)
{
return (((Tal *)hw)->INTFLAG.reg & TAL_INTFLAG_BRK) >> TAL_INTFLAG_BRK_Pos;
}
static inline void hri_tal_clear_interrupt_BRK_bit(const void *const hw)
{
((Tal *)hw)->INTFLAG.reg = TAL_INTFLAG_BRK;
}
static inline hri_tal_intflag_reg_t hri_tal_get_INTFLAG_reg(const void *const hw, hri_tal_intflag_reg_t mask)
{
uint8_t tmp;
tmp = ((Tal *)hw)->INTFLAG.reg;
tmp &= mask;
return tmp;
}
static inline hri_tal_intflag_reg_t hri_tal_read_INTFLAG_reg(const void *const hw)
{
return ((Tal *)hw)->INTFLAG.reg;
}
static inline void hri_tal_clear_INTFLAG_reg(const void *const hw, hri_tal_intflag_reg_t mask)
{
((Tal *)hw)->INTFLAG.reg = mask;
}
static inline void hri_tal_write_HALT_reg(const void *const hw, hri_tal_halt_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->HALT.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_write_RESTART_reg(const void *const hw, hri_tal_restart_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->RESTART.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_CTRLA_SWRST_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->CTRLA.reg |= TAL_CTRLA_SWRST;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_CTRLA_SWRST_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Tal *)hw)->CTRLA.reg;
tmp = (tmp & TAL_CTRLA_SWRST) >> TAL_CTRLA_SWRST_Pos;
return (bool)tmp;
}
static inline void hri_tal_set_CTRLA_ENABLE_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->CTRLA.reg |= TAL_CTRLA_ENABLE;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_CTRLA_ENABLE_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Tal *)hw)->CTRLA.reg;
tmp = (tmp & TAL_CTRLA_ENABLE) >> TAL_CTRLA_ENABLE_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_CTRLA_ENABLE_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->CTRLA.reg;
tmp &= ~TAL_CTRLA_ENABLE;
tmp |= value << TAL_CTRLA_ENABLE_Pos;
((Tal *)hw)->CTRLA.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_CTRLA_ENABLE_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->CTRLA.reg &= ~TAL_CTRLA_ENABLE;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_CTRLA_ENABLE_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->CTRLA.reg ^= TAL_CTRLA_ENABLE;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_CTRLA_reg(const void *const hw, hri_tal_ctrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->CTRLA.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctrla_reg_t hri_tal_get_CTRLA_reg(const void *const hw, hri_tal_ctrla_reg_t mask)
{
uint8_t tmp;
tmp = ((Tal *)hw)->CTRLA.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tal_write_CTRLA_reg(const void *const hw, hri_tal_ctrla_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->CTRLA.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_CTRLA_reg(const void *const hw, hri_tal_ctrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->CTRLA.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_CTRLA_reg(const void *const hw, hri_tal_ctrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->CTRLA.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctrla_reg_t hri_tal_read_CTRLA_reg(const void *const hw)
{
return ((Tal *)hw)->CTRLA.reg;
}
static inline void hri_tal_set_RSTCTRL_reg(const void *const hw, hri_tal_rstctrl_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->RSTCTRL.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_rstctrl_reg_t hri_tal_get_RSTCTRL_reg(const void *const hw, hri_tal_rstctrl_reg_t mask)
{
uint8_t tmp;
tmp = ((Tal *)hw)->RSTCTRL.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tal_write_RSTCTRL_reg(const void *const hw, hri_tal_rstctrl_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->RSTCTRL.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_RSTCTRL_reg(const void *const hw, hri_tal_rstctrl_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->RSTCTRL.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_RSTCTRL_reg(const void *const hw, hri_tal_rstctrl_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->RSTCTRL.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_rstctrl_reg_t hri_tal_read_RSTCTRL_reg(const void *const hw)
{
return ((Tal *)hw)->RSTCTRL.reg;
}
static inline void hri_tal_set_EXTCTRL_ENABLE_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EXTCTRL.reg |= TAL_EXTCTRL_ENABLE;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EXTCTRL_ENABLE_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Tal *)hw)->EXTCTRL.reg;
tmp = (tmp & TAL_EXTCTRL_ENABLE) >> TAL_EXTCTRL_ENABLE_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EXTCTRL_ENABLE_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EXTCTRL.reg;
tmp &= ~TAL_EXTCTRL_ENABLE;
tmp |= value << TAL_EXTCTRL_ENABLE_Pos;
((Tal *)hw)->EXTCTRL.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EXTCTRL_ENABLE_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EXTCTRL.reg &= ~TAL_EXTCTRL_ENABLE;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EXTCTRL_ENABLE_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EXTCTRL.reg ^= TAL_EXTCTRL_ENABLE;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EXTCTRL_INV_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EXTCTRL.reg |= TAL_EXTCTRL_INV;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EXTCTRL_INV_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Tal *)hw)->EXTCTRL.reg;
tmp = (tmp & TAL_EXTCTRL_INV) >> TAL_EXTCTRL_INV_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EXTCTRL_INV_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EXTCTRL.reg;
tmp &= ~TAL_EXTCTRL_INV;
tmp |= value << TAL_EXTCTRL_INV_Pos;
((Tal *)hw)->EXTCTRL.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EXTCTRL_INV_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EXTCTRL.reg &= ~TAL_EXTCTRL_INV;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EXTCTRL_INV_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EXTCTRL.reg ^= TAL_EXTCTRL_INV;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EXTCTRL_reg(const void *const hw, hri_tal_extctrl_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EXTCTRL.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_extctrl_reg_t hri_tal_get_EXTCTRL_reg(const void *const hw, hri_tal_extctrl_reg_t mask)
{
uint8_t tmp;
tmp = ((Tal *)hw)->EXTCTRL.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tal_write_EXTCTRL_reg(const void *const hw, hri_tal_extctrl_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EXTCTRL.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EXTCTRL_reg(const void *const hw, hri_tal_extctrl_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EXTCTRL.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EXTCTRL_reg(const void *const hw, hri_tal_extctrl_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EXTCTRL.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_extctrl_reg_t hri_tal_read_EXTCTRL_reg(const void *const hw)
{
return ((Tal *)hw)->EXTCTRL.reg;
}
static inline void hri_tal_set_EVCTRL_BRKEI_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCTRL.reg |= TAL_EVCTRL_BRKEI;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCTRL_BRKEI_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Tal *)hw)->EVCTRL.reg;
tmp = (tmp & TAL_EVCTRL_BRKEI) >> TAL_EVCTRL_BRKEI_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCTRL_BRKEI_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCTRL.reg;
tmp &= ~TAL_EVCTRL_BRKEI;
tmp |= value << TAL_EVCTRL_BRKEI_Pos;
((Tal *)hw)->EVCTRL.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCTRL_BRKEI_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCTRL.reg &= ~TAL_EVCTRL_BRKEI;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCTRL_BRKEI_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCTRL.reg ^= TAL_EVCTRL_BRKEI;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCTRL_BRKEO_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCTRL.reg |= TAL_EVCTRL_BRKEO;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCTRL_BRKEO_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Tal *)hw)->EVCTRL.reg;
tmp = (tmp & TAL_EVCTRL_BRKEO) >> TAL_EVCTRL_BRKEO_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCTRL_BRKEO_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCTRL.reg;
tmp &= ~TAL_EVCTRL_BRKEO;
tmp |= value << TAL_EVCTRL_BRKEO_Pos;
((Tal *)hw)->EVCTRL.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCTRL_BRKEO_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCTRL.reg &= ~TAL_EVCTRL_BRKEO;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCTRL_BRKEO_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCTRL.reg ^= TAL_EVCTRL_BRKEO;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCTRL_reg(const void *const hw, hri_tal_evctrl_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCTRL.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_evctrl_reg_t hri_tal_get_EVCTRL_reg(const void *const hw, hri_tal_evctrl_reg_t mask)
{
uint8_t tmp;
tmp = ((Tal *)hw)->EVCTRL.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tal_write_EVCTRL_reg(const void *const hw, hri_tal_evctrl_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCTRL.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCTRL_reg(const void *const hw, hri_tal_evctrl_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCTRL.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCTRL_reg(const void *const hw, hri_tal_evctrl_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCTRL.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_evctrl_reg_t hri_tal_read_EVCTRL_reg(const void *const hw)
{
return ((Tal *)hw)->EVCTRL.reg;
}
static inline void hri_tal_set_GLOBMASK_CM0P_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg |= TAL_GLOBMASK_CM0P;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_GLOBMASK_CM0P_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Tal *)hw)->GLOBMASK.reg;
tmp = (tmp & TAL_GLOBMASK_CM0P) >> TAL_GLOBMASK_CM0P_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_GLOBMASK_CM0P_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->GLOBMASK.reg;
tmp &= ~TAL_GLOBMASK_CM0P;
tmp |= value << TAL_GLOBMASK_CM0P_Pos;
((Tal *)hw)->GLOBMASK.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_GLOBMASK_CM0P_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg &= ~TAL_GLOBMASK_CM0P;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_GLOBMASK_CM0P_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg ^= TAL_GLOBMASK_CM0P;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_GLOBMASK_PPP_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg |= TAL_GLOBMASK_PPP;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_GLOBMASK_PPP_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Tal *)hw)->GLOBMASK.reg;
tmp = (tmp & TAL_GLOBMASK_PPP) >> TAL_GLOBMASK_PPP_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_GLOBMASK_PPP_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->GLOBMASK.reg;
tmp &= ~TAL_GLOBMASK_PPP;
tmp |= value << TAL_GLOBMASK_PPP_Pos;
((Tal *)hw)->GLOBMASK.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_GLOBMASK_PPP_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg &= ~TAL_GLOBMASK_PPP;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_GLOBMASK_PPP_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg ^= TAL_GLOBMASK_PPP;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_GLOBMASK_EVBRK_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg |= TAL_GLOBMASK_EVBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_GLOBMASK_EVBRK_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Tal *)hw)->GLOBMASK.reg;
tmp = (tmp & TAL_GLOBMASK_EVBRK) >> TAL_GLOBMASK_EVBRK_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_GLOBMASK_EVBRK_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->GLOBMASK.reg;
tmp &= ~TAL_GLOBMASK_EVBRK;
tmp |= value << TAL_GLOBMASK_EVBRK_Pos;
((Tal *)hw)->GLOBMASK.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_GLOBMASK_EVBRK_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg &= ~TAL_GLOBMASK_EVBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_GLOBMASK_EVBRK_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg ^= TAL_GLOBMASK_EVBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_GLOBMASK_EXTBRK_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg |= TAL_GLOBMASK_EXTBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_GLOBMASK_EXTBRK_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Tal *)hw)->GLOBMASK.reg;
tmp = (tmp & TAL_GLOBMASK_EXTBRK) >> TAL_GLOBMASK_EXTBRK_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_GLOBMASK_EXTBRK_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->GLOBMASK.reg;
tmp &= ~TAL_GLOBMASK_EXTBRK;
tmp |= value << TAL_GLOBMASK_EXTBRK_Pos;
((Tal *)hw)->GLOBMASK.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_GLOBMASK_EXTBRK_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg &= ~TAL_GLOBMASK_EXTBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_GLOBMASK_EXTBRK_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg ^= TAL_GLOBMASK_EXTBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_GLOBMASK_reg(const void *const hw, hri_tal_globmask_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_globmask_reg_t hri_tal_get_GLOBMASK_reg(const void *const hw, hri_tal_globmask_reg_t mask)
{
uint8_t tmp;
tmp = ((Tal *)hw)->GLOBMASK.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tal_write_GLOBMASK_reg(const void *const hw, hri_tal_globmask_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_GLOBMASK_reg(const void *const hw, hri_tal_globmask_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_GLOBMASK_reg(const void *const hw, hri_tal_globmask_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->GLOBMASK.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_globmask_reg_t hri_tal_read_GLOBMASK_reg(const void *const hw)
{
return ((Tal *)hw)->GLOBMASK.reg;
}
static inline void hri_tal_set_DMACPUSEL0_CH0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH0_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH0_Msk) >> TAL_DMACPUSEL0_CH0_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH0_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH0_Msk;
tmp |= value << TAL_DMACPUSEL0_CH0_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH1_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH1_Msk) >> TAL_DMACPUSEL0_CH1_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH1_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH1_Msk;
tmp |= value << TAL_DMACPUSEL0_CH1_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH2_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH2_Msk) >> TAL_DMACPUSEL0_CH2_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH2_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH2_Msk;
tmp |= value << TAL_DMACPUSEL0_CH2_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH3_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH3_Msk) >> TAL_DMACPUSEL0_CH3_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH3_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH3_Msk;
tmp |= value << TAL_DMACPUSEL0_CH3_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH4_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH4_Msk) >> TAL_DMACPUSEL0_CH4_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH4_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH4_Msk;
tmp |= value << TAL_DMACPUSEL0_CH4_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH5_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH5_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH5_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH5_Msk) >> TAL_DMACPUSEL0_CH5_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH5_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH5_Msk;
tmp |= value << TAL_DMACPUSEL0_CH5_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH5_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH5_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH5_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH5_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH6_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH6_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH6_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH6_Msk) >> TAL_DMACPUSEL0_CH6_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH6_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH6_Msk;
tmp |= value << TAL_DMACPUSEL0_CH6_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH6_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH6_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH6_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH6_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH7_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH7_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH7_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH7_Msk) >> TAL_DMACPUSEL0_CH7_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH7_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH7_Msk;
tmp |= value << TAL_DMACPUSEL0_CH7_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH7_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH7_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH7_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH7_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH8_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH8_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH8_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH8_Msk) >> TAL_DMACPUSEL0_CH8_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH8_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH8_Msk;
tmp |= value << TAL_DMACPUSEL0_CH8_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH8_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH8_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH8_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH8_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH9_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH9_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH9_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH9_Msk) >> TAL_DMACPUSEL0_CH9_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH9_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH9_Msk;
tmp |= value << TAL_DMACPUSEL0_CH9_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH9_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH9_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH9_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH9_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH10_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH10_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH10_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH10_Msk) >> TAL_DMACPUSEL0_CH10_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH10_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH10_Msk;
tmp |= value << TAL_DMACPUSEL0_CH10_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH10_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH10_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH10_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH10_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH11_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH11_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH11_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH11_Msk) >> TAL_DMACPUSEL0_CH11_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH11_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH11_Msk;
tmp |= value << TAL_DMACPUSEL0_CH11_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH11_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH11_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH11_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH11_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH12_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH12_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH12_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH12_Msk) >> TAL_DMACPUSEL0_CH12_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH12_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH12_Msk;
tmp |= value << TAL_DMACPUSEL0_CH12_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH12_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH12_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH12_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH12_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH13_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH13_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH13_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH13_Msk) >> TAL_DMACPUSEL0_CH13_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH13_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH13_Msk;
tmp |= value << TAL_DMACPUSEL0_CH13_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH13_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH13_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH13_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH13_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH14_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH14_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH14_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH14_Msk) >> TAL_DMACPUSEL0_CH14_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH14_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH14_Msk;
tmp |= value << TAL_DMACPUSEL0_CH14_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH14_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH14_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH14_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH14_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_CH15_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= TAL_DMACPUSEL0_CH15_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_DMACPUSEL0_CH15_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp = (tmp & TAL_DMACPUSEL0_CH15_Msk) >> TAL_DMACPUSEL0_CH15_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_DMACPUSEL0_CH15_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= ~TAL_DMACPUSEL0_CH15_Msk;
tmp |= value << TAL_DMACPUSEL0_CH15_Pos;
((Tal *)hw)->DMACPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_CH15_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~TAL_DMACPUSEL0_CH15_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_CH15_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= TAL_DMACPUSEL0_CH15_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_DMACPUSEL0_reg(const void *const hw, hri_tal_dmacpusel0_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_dmacpusel0_reg_t hri_tal_get_DMACPUSEL0_reg(const void *const hw, hri_tal_dmacpusel0_reg_t mask)
{
uint32_t tmp;
tmp = ((Tal *)hw)->DMACPUSEL0.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tal_write_DMACPUSEL0_reg(const void *const hw, hri_tal_dmacpusel0_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_DMACPUSEL0_reg(const void *const hw, hri_tal_dmacpusel0_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_DMACPUSEL0_reg(const void *const hw, hri_tal_dmacpusel0_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->DMACPUSEL0.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_dmacpusel0_reg_t hri_tal_read_DMACPUSEL0_reg(const void *const hw)
{
return ((Tal *)hw)->DMACPUSEL0.reg;
}
static inline void hri_tal_set_EVCPUSEL0_CH0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg |= TAL_EVCPUSEL0_CH0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCPUSEL0_CH0_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp = (tmp & TAL_EVCPUSEL0_CH0_Msk) >> TAL_EVCPUSEL0_CH0_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCPUSEL0_CH0_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp &= ~TAL_EVCPUSEL0_CH0_Msk;
tmp |= value << TAL_EVCPUSEL0_CH0_Pos;
((Tal *)hw)->EVCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCPUSEL0_CH0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg &= ~TAL_EVCPUSEL0_CH0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCPUSEL0_CH0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg ^= TAL_EVCPUSEL0_CH0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCPUSEL0_CH1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg |= TAL_EVCPUSEL0_CH1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCPUSEL0_CH1_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp = (tmp & TAL_EVCPUSEL0_CH1_Msk) >> TAL_EVCPUSEL0_CH1_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCPUSEL0_CH1_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp &= ~TAL_EVCPUSEL0_CH1_Msk;
tmp |= value << TAL_EVCPUSEL0_CH1_Pos;
((Tal *)hw)->EVCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCPUSEL0_CH1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg &= ~TAL_EVCPUSEL0_CH1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCPUSEL0_CH1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg ^= TAL_EVCPUSEL0_CH1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCPUSEL0_CH2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg |= TAL_EVCPUSEL0_CH2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCPUSEL0_CH2_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp = (tmp & TAL_EVCPUSEL0_CH2_Msk) >> TAL_EVCPUSEL0_CH2_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCPUSEL0_CH2_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp &= ~TAL_EVCPUSEL0_CH2_Msk;
tmp |= value << TAL_EVCPUSEL0_CH2_Pos;
((Tal *)hw)->EVCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCPUSEL0_CH2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg &= ~TAL_EVCPUSEL0_CH2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCPUSEL0_CH2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg ^= TAL_EVCPUSEL0_CH2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCPUSEL0_CH3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg |= TAL_EVCPUSEL0_CH3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCPUSEL0_CH3_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp = (tmp & TAL_EVCPUSEL0_CH3_Msk) >> TAL_EVCPUSEL0_CH3_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCPUSEL0_CH3_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp &= ~TAL_EVCPUSEL0_CH3_Msk;
tmp |= value << TAL_EVCPUSEL0_CH3_Pos;
((Tal *)hw)->EVCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCPUSEL0_CH3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg &= ~TAL_EVCPUSEL0_CH3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCPUSEL0_CH3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg ^= TAL_EVCPUSEL0_CH3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCPUSEL0_CH4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg |= TAL_EVCPUSEL0_CH4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCPUSEL0_CH4_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp = (tmp & TAL_EVCPUSEL0_CH4_Msk) >> TAL_EVCPUSEL0_CH4_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCPUSEL0_CH4_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp &= ~TAL_EVCPUSEL0_CH4_Msk;
tmp |= value << TAL_EVCPUSEL0_CH4_Pos;
((Tal *)hw)->EVCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCPUSEL0_CH4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg &= ~TAL_EVCPUSEL0_CH4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCPUSEL0_CH4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg ^= TAL_EVCPUSEL0_CH4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCPUSEL0_CH5_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg |= TAL_EVCPUSEL0_CH5_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCPUSEL0_CH5_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp = (tmp & TAL_EVCPUSEL0_CH5_Msk) >> TAL_EVCPUSEL0_CH5_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCPUSEL0_CH5_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp &= ~TAL_EVCPUSEL0_CH5_Msk;
tmp |= value << TAL_EVCPUSEL0_CH5_Pos;
((Tal *)hw)->EVCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCPUSEL0_CH5_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg &= ~TAL_EVCPUSEL0_CH5_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCPUSEL0_CH5_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg ^= TAL_EVCPUSEL0_CH5_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCPUSEL0_CH6_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg |= TAL_EVCPUSEL0_CH6_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCPUSEL0_CH6_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp = (tmp & TAL_EVCPUSEL0_CH6_Msk) >> TAL_EVCPUSEL0_CH6_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCPUSEL0_CH6_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp &= ~TAL_EVCPUSEL0_CH6_Msk;
tmp |= value << TAL_EVCPUSEL0_CH6_Pos;
((Tal *)hw)->EVCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCPUSEL0_CH6_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg &= ~TAL_EVCPUSEL0_CH6_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCPUSEL0_CH6_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg ^= TAL_EVCPUSEL0_CH6_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCPUSEL0_CH7_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg |= TAL_EVCPUSEL0_CH7_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCPUSEL0_CH7_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp = (tmp & TAL_EVCPUSEL0_CH7_Msk) >> TAL_EVCPUSEL0_CH7_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCPUSEL0_CH7_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp &= ~TAL_EVCPUSEL0_CH7_Msk;
tmp |= value << TAL_EVCPUSEL0_CH7_Pos;
((Tal *)hw)->EVCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCPUSEL0_CH7_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg &= ~TAL_EVCPUSEL0_CH7_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCPUSEL0_CH7_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg ^= TAL_EVCPUSEL0_CH7_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCPUSEL0_CH8_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg |= TAL_EVCPUSEL0_CH8_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCPUSEL0_CH8_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp = (tmp & TAL_EVCPUSEL0_CH8_Msk) >> TAL_EVCPUSEL0_CH8_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCPUSEL0_CH8_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp &= ~TAL_EVCPUSEL0_CH8_Msk;
tmp |= value << TAL_EVCPUSEL0_CH8_Pos;
((Tal *)hw)->EVCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCPUSEL0_CH8_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg &= ~TAL_EVCPUSEL0_CH8_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCPUSEL0_CH8_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg ^= TAL_EVCPUSEL0_CH8_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCPUSEL0_CH9_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg |= TAL_EVCPUSEL0_CH9_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCPUSEL0_CH9_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp = (tmp & TAL_EVCPUSEL0_CH9_Msk) >> TAL_EVCPUSEL0_CH9_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCPUSEL0_CH9_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp &= ~TAL_EVCPUSEL0_CH9_Msk;
tmp |= value << TAL_EVCPUSEL0_CH9_Pos;
((Tal *)hw)->EVCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCPUSEL0_CH9_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg &= ~TAL_EVCPUSEL0_CH9_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCPUSEL0_CH9_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg ^= TAL_EVCPUSEL0_CH9_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCPUSEL0_CH10_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg |= TAL_EVCPUSEL0_CH10_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCPUSEL0_CH10_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp = (tmp & TAL_EVCPUSEL0_CH10_Msk) >> TAL_EVCPUSEL0_CH10_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCPUSEL0_CH10_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp &= ~TAL_EVCPUSEL0_CH10_Msk;
tmp |= value << TAL_EVCPUSEL0_CH10_Pos;
((Tal *)hw)->EVCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCPUSEL0_CH10_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg &= ~TAL_EVCPUSEL0_CH10_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCPUSEL0_CH10_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg ^= TAL_EVCPUSEL0_CH10_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCPUSEL0_CH11_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg |= TAL_EVCPUSEL0_CH11_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EVCPUSEL0_CH11_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp = (tmp & TAL_EVCPUSEL0_CH11_Msk) >> TAL_EVCPUSEL0_CH11_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EVCPUSEL0_CH11_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp &= ~TAL_EVCPUSEL0_CH11_Msk;
tmp |= value << TAL_EVCPUSEL0_CH11_Pos;
((Tal *)hw)->EVCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCPUSEL0_CH11_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg &= ~TAL_EVCPUSEL0_CH11_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCPUSEL0_CH11_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg ^= TAL_EVCPUSEL0_CH11_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EVCPUSEL0_reg(const void *const hw, hri_tal_evcpusel0_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_evcpusel0_reg_t hri_tal_get_EVCPUSEL0_reg(const void *const hw, hri_tal_evcpusel0_reg_t mask)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EVCPUSEL0.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tal_write_EVCPUSEL0_reg(const void *const hw, hri_tal_evcpusel0_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EVCPUSEL0_reg(const void *const hw, hri_tal_evcpusel0_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EVCPUSEL0_reg(const void *const hw, hri_tal_evcpusel0_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EVCPUSEL0.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_evcpusel0_reg_t hri_tal_read_EVCPUSEL0_reg(const void *const hw)
{
return ((Tal *)hw)->EVCPUSEL0.reg;
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT0_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT0_Msk) >> TAL_EICCPUSEL0_EXTINT0_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT0_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT0_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT0_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT1_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT1_Msk) >> TAL_EICCPUSEL0_EXTINT1_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT1_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT1_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT1_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT2_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT2_Msk) >> TAL_EICCPUSEL0_EXTINT2_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT2_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT2_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT2_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT3_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT3_Msk) >> TAL_EICCPUSEL0_EXTINT3_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT3_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT3_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT3_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT4_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT4_Msk) >> TAL_EICCPUSEL0_EXTINT4_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT4_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT4_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT4_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT5_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT5_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT5_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT5_Msk) >> TAL_EICCPUSEL0_EXTINT5_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT5_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT5_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT5_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT5_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT5_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT5_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT5_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT6_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT6_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT6_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT6_Msk) >> TAL_EICCPUSEL0_EXTINT6_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT6_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT6_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT6_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT6_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT6_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT6_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT6_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT7_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT7_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT7_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT7_Msk) >> TAL_EICCPUSEL0_EXTINT7_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT7_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT7_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT7_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT7_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT7_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT7_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT7_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT8_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT8_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT8_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT8_Msk) >> TAL_EICCPUSEL0_EXTINT8_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT8_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT8_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT8_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT8_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT8_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT8_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT8_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT9_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT9_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT9_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT9_Msk) >> TAL_EICCPUSEL0_EXTINT9_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT9_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT9_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT9_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT9_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT9_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT9_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT9_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT10_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT10_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT10_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT10_Msk) >> TAL_EICCPUSEL0_EXTINT10_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT10_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT10_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT10_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT10_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT10_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT10_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT10_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT11_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT11_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT11_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT11_Msk) >> TAL_EICCPUSEL0_EXTINT11_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT11_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT11_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT11_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT11_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT11_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT11_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT11_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT12_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT12_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT12_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT12_Msk) >> TAL_EICCPUSEL0_EXTINT12_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT12_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT12_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT12_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT12_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT12_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT12_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT12_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT13_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT13_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT13_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT13_Msk) >> TAL_EICCPUSEL0_EXTINT13_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT13_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT13_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT13_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT13_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT13_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT13_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT13_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT14_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT14_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT14_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT14_Msk) >> TAL_EICCPUSEL0_EXTINT14_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT14_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT14_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT14_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT14_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT14_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT14_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT14_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_EXTINT15_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= TAL_EICCPUSEL0_EXTINT15_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_EICCPUSEL0_EXTINT15_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp = (tmp & TAL_EICCPUSEL0_EXTINT15_Msk) >> TAL_EICCPUSEL0_EXTINT15_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_EICCPUSEL0_EXTINT15_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= ~TAL_EICCPUSEL0_EXTINT15_Msk;
tmp |= value << TAL_EICCPUSEL0_EXTINT15_Pos;
((Tal *)hw)->EICCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_EXTINT15_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~TAL_EICCPUSEL0_EXTINT15_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_EXTINT15_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= TAL_EICCPUSEL0_EXTINT15_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_EICCPUSEL0_reg(const void *const hw, hri_tal_eiccpusel0_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_eiccpusel0_reg_t hri_tal_get_EICCPUSEL0_reg(const void *const hw, hri_tal_eiccpusel0_reg_t mask)
{
uint32_t tmp;
tmp = ((Tal *)hw)->EICCPUSEL0.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tal_write_EICCPUSEL0_reg(const void *const hw, hri_tal_eiccpusel0_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_EICCPUSEL0_reg(const void *const hw, hri_tal_eiccpusel0_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_EICCPUSEL0_reg(const void *const hw, hri_tal_eiccpusel0_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->EICCPUSEL0.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_eiccpusel0_reg_t hri_tal_read_EICCPUSEL0_reg(const void *const hw)
{
return ((Tal *)hw)->EICCPUSEL0.reg;
}
static inline void hri_tal_set_INTCPUSEL0_SYSTEM_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= TAL_INTCPUSEL0_SYSTEM_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL0_SYSTEM_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp = (tmp & TAL_INTCPUSEL0_SYSTEM_Msk) >> TAL_INTCPUSEL0_SYSTEM_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL0_SYSTEM_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= ~TAL_INTCPUSEL0_SYSTEM_Msk;
tmp |= value << TAL_INTCPUSEL0_SYSTEM_Pos;
((Tal *)hw)->INTCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_SYSTEM_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~TAL_INTCPUSEL0_SYSTEM_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_SYSTEM_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= TAL_INTCPUSEL0_SYSTEM_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL0_WDT_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= TAL_INTCPUSEL0_WDT_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL0_WDT_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp = (tmp & TAL_INTCPUSEL0_WDT_Msk) >> TAL_INTCPUSEL0_WDT_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL0_WDT_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= ~TAL_INTCPUSEL0_WDT_Msk;
tmp |= value << TAL_INTCPUSEL0_WDT_Pos;
((Tal *)hw)->INTCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_WDT_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~TAL_INTCPUSEL0_WDT_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_WDT_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= TAL_INTCPUSEL0_WDT_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL0_RTC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= TAL_INTCPUSEL0_RTC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL0_RTC_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp = (tmp & TAL_INTCPUSEL0_RTC_Msk) >> TAL_INTCPUSEL0_RTC_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL0_RTC_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= ~TAL_INTCPUSEL0_RTC_Msk;
tmp |= value << TAL_INTCPUSEL0_RTC_Pos;
((Tal *)hw)->INTCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_RTC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~TAL_INTCPUSEL0_RTC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_RTC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= TAL_INTCPUSEL0_RTC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL0_NVMCTRL_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= TAL_INTCPUSEL0_NVMCTRL_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL0_NVMCTRL_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp = (tmp & TAL_INTCPUSEL0_NVMCTRL_Msk) >> TAL_INTCPUSEL0_NVMCTRL_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL0_NVMCTRL_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= ~TAL_INTCPUSEL0_NVMCTRL_Msk;
tmp |= value << TAL_INTCPUSEL0_NVMCTRL_Pos;
((Tal *)hw)->INTCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_NVMCTRL_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~TAL_INTCPUSEL0_NVMCTRL_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_NVMCTRL_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= TAL_INTCPUSEL0_NVMCTRL_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL0_USB_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= TAL_INTCPUSEL0_USB_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL0_USB_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp = (tmp & TAL_INTCPUSEL0_USB_Msk) >> TAL_INTCPUSEL0_USB_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL0_USB_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= ~TAL_INTCPUSEL0_USB_Msk;
tmp |= value << TAL_INTCPUSEL0_USB_Pos;
((Tal *)hw)->INTCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_USB_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~TAL_INTCPUSEL0_USB_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_USB_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= TAL_INTCPUSEL0_USB_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL0_SERCOM0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= TAL_INTCPUSEL0_SERCOM0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL0_SERCOM0_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp = (tmp & TAL_INTCPUSEL0_SERCOM0_Msk) >> TAL_INTCPUSEL0_SERCOM0_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL0_SERCOM0_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= ~TAL_INTCPUSEL0_SERCOM0_Msk;
tmp |= value << TAL_INTCPUSEL0_SERCOM0_Pos;
((Tal *)hw)->INTCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_SERCOM0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~TAL_INTCPUSEL0_SERCOM0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_SERCOM0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= TAL_INTCPUSEL0_SERCOM0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL0_SERCOM1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= TAL_INTCPUSEL0_SERCOM1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL0_SERCOM1_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp = (tmp & TAL_INTCPUSEL0_SERCOM1_Msk) >> TAL_INTCPUSEL0_SERCOM1_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL0_SERCOM1_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= ~TAL_INTCPUSEL0_SERCOM1_Msk;
tmp |= value << TAL_INTCPUSEL0_SERCOM1_Pos;
((Tal *)hw)->INTCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_SERCOM1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~TAL_INTCPUSEL0_SERCOM1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_SERCOM1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= TAL_INTCPUSEL0_SERCOM1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL0_SERCOM2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= TAL_INTCPUSEL0_SERCOM2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL0_SERCOM2_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp = (tmp & TAL_INTCPUSEL0_SERCOM2_Msk) >> TAL_INTCPUSEL0_SERCOM2_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL0_SERCOM2_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= ~TAL_INTCPUSEL0_SERCOM2_Msk;
tmp |= value << TAL_INTCPUSEL0_SERCOM2_Pos;
((Tal *)hw)->INTCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_SERCOM2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~TAL_INTCPUSEL0_SERCOM2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_SERCOM2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= TAL_INTCPUSEL0_SERCOM2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL0_SERCOM3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= TAL_INTCPUSEL0_SERCOM3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL0_SERCOM3_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp = (tmp & TAL_INTCPUSEL0_SERCOM3_Msk) >> TAL_INTCPUSEL0_SERCOM3_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL0_SERCOM3_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= ~TAL_INTCPUSEL0_SERCOM3_Msk;
tmp |= value << TAL_INTCPUSEL0_SERCOM3_Pos;
((Tal *)hw)->INTCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_SERCOM3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~TAL_INTCPUSEL0_SERCOM3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_SERCOM3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= TAL_INTCPUSEL0_SERCOM3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL0_SERCOM4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= TAL_INTCPUSEL0_SERCOM4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL0_SERCOM4_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp = (tmp & TAL_INTCPUSEL0_SERCOM4_Msk) >> TAL_INTCPUSEL0_SERCOM4_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL0_SERCOM4_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= ~TAL_INTCPUSEL0_SERCOM4_Msk;
tmp |= value << TAL_INTCPUSEL0_SERCOM4_Pos;
((Tal *)hw)->INTCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_SERCOM4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~TAL_INTCPUSEL0_SERCOM4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_SERCOM4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= TAL_INTCPUSEL0_SERCOM4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL0_SERCOM5_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= TAL_INTCPUSEL0_SERCOM5_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL0_SERCOM5_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp = (tmp & TAL_INTCPUSEL0_SERCOM5_Msk) >> TAL_INTCPUSEL0_SERCOM5_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL0_SERCOM5_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= ~TAL_INTCPUSEL0_SERCOM5_Msk;
tmp |= value << TAL_INTCPUSEL0_SERCOM5_Pos;
((Tal *)hw)->INTCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_SERCOM5_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~TAL_INTCPUSEL0_SERCOM5_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_SERCOM5_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= TAL_INTCPUSEL0_SERCOM5_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL0_TCC0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= TAL_INTCPUSEL0_TCC0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL0_TCC0_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp = (tmp & TAL_INTCPUSEL0_TCC0_Msk) >> TAL_INTCPUSEL0_TCC0_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL0_TCC0_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= ~TAL_INTCPUSEL0_TCC0_Msk;
tmp |= value << TAL_INTCPUSEL0_TCC0_Pos;
((Tal *)hw)->INTCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_TCC0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~TAL_INTCPUSEL0_TCC0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_TCC0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= TAL_INTCPUSEL0_TCC0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL0_TCC1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= TAL_INTCPUSEL0_TCC1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL0_TCC1_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp = (tmp & TAL_INTCPUSEL0_TCC1_Msk) >> TAL_INTCPUSEL0_TCC1_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL0_TCC1_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= ~TAL_INTCPUSEL0_TCC1_Msk;
tmp |= value << TAL_INTCPUSEL0_TCC1_Pos;
((Tal *)hw)->INTCPUSEL0.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_TCC1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~TAL_INTCPUSEL0_TCC1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_TCC1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= TAL_INTCPUSEL0_TCC1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL0_reg(const void *const hw, hri_tal_intcpusel0_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_intcpusel0_reg_t hri_tal_get_INTCPUSEL0_reg(const void *const hw, hri_tal_intcpusel0_reg_t mask)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL0.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tal_write_INTCPUSEL0_reg(const void *const hw, hri_tal_intcpusel0_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL0_reg(const void *const hw, hri_tal_intcpusel0_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL0_reg(const void *const hw, hri_tal_intcpusel0_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL0.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_intcpusel0_reg_t hri_tal_read_INTCPUSEL0_reg(const void *const hw)
{
return ((Tal *)hw)->INTCPUSEL0.reg;
}
static inline void hri_tal_set_INTCPUSEL1_TCC2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= TAL_INTCPUSEL1_TCC2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL1_TCC2_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp = (tmp & TAL_INTCPUSEL1_TCC2_Msk) >> TAL_INTCPUSEL1_TCC2_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL1_TCC2_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= ~TAL_INTCPUSEL1_TCC2_Msk;
tmp |= value << TAL_INTCPUSEL1_TCC2_Pos;
((Tal *)hw)->INTCPUSEL1.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_TCC2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~TAL_INTCPUSEL1_TCC2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_TCC2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= TAL_INTCPUSEL1_TCC2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL1_TC0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= TAL_INTCPUSEL1_TC0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL1_TC0_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp = (tmp & TAL_INTCPUSEL1_TC0_Msk) >> TAL_INTCPUSEL1_TC0_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL1_TC0_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= ~TAL_INTCPUSEL1_TC0_Msk;
tmp |= value << TAL_INTCPUSEL1_TC0_Pos;
((Tal *)hw)->INTCPUSEL1.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_TC0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~TAL_INTCPUSEL1_TC0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_TC0_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= TAL_INTCPUSEL1_TC0_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL1_TC1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= TAL_INTCPUSEL1_TC1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL1_TC1_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp = (tmp & TAL_INTCPUSEL1_TC1_Msk) >> TAL_INTCPUSEL1_TC1_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL1_TC1_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= ~TAL_INTCPUSEL1_TC1_Msk;
tmp |= value << TAL_INTCPUSEL1_TC1_Pos;
((Tal *)hw)->INTCPUSEL1.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_TC1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~TAL_INTCPUSEL1_TC1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_TC1_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= TAL_INTCPUSEL1_TC1_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL1_TC2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= TAL_INTCPUSEL1_TC2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL1_TC2_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp = (tmp & TAL_INTCPUSEL1_TC2_Msk) >> TAL_INTCPUSEL1_TC2_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL1_TC2_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= ~TAL_INTCPUSEL1_TC2_Msk;
tmp |= value << TAL_INTCPUSEL1_TC2_Pos;
((Tal *)hw)->INTCPUSEL1.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_TC2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~TAL_INTCPUSEL1_TC2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_TC2_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= TAL_INTCPUSEL1_TC2_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL1_TC3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= TAL_INTCPUSEL1_TC3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL1_TC3_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp = (tmp & TAL_INTCPUSEL1_TC3_Msk) >> TAL_INTCPUSEL1_TC3_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL1_TC3_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= ~TAL_INTCPUSEL1_TC3_Msk;
tmp |= value << TAL_INTCPUSEL1_TC3_Pos;
((Tal *)hw)->INTCPUSEL1.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_TC3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~TAL_INTCPUSEL1_TC3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_TC3_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= TAL_INTCPUSEL1_TC3_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL1_TC4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= TAL_INTCPUSEL1_TC4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL1_TC4_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp = (tmp & TAL_INTCPUSEL1_TC4_Msk) >> TAL_INTCPUSEL1_TC4_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL1_TC4_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= ~TAL_INTCPUSEL1_TC4_Msk;
tmp |= value << TAL_INTCPUSEL1_TC4_Pos;
((Tal *)hw)->INTCPUSEL1.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_TC4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~TAL_INTCPUSEL1_TC4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_TC4_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= TAL_INTCPUSEL1_TC4_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL1_ADC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= TAL_INTCPUSEL1_ADC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL1_ADC_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp = (tmp & TAL_INTCPUSEL1_ADC_Msk) >> TAL_INTCPUSEL1_ADC_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL1_ADC_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= ~TAL_INTCPUSEL1_ADC_Msk;
tmp |= value << TAL_INTCPUSEL1_ADC_Pos;
((Tal *)hw)->INTCPUSEL1.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_ADC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~TAL_INTCPUSEL1_ADC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_ADC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= TAL_INTCPUSEL1_ADC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL1_AC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= TAL_INTCPUSEL1_AC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL1_AC_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp = (tmp & TAL_INTCPUSEL1_AC_Msk) >> TAL_INTCPUSEL1_AC_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL1_AC_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= ~TAL_INTCPUSEL1_AC_Msk;
tmp |= value << TAL_INTCPUSEL1_AC_Pos;
((Tal *)hw)->INTCPUSEL1.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_AC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~TAL_INTCPUSEL1_AC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_AC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= TAL_INTCPUSEL1_AC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL1_DAC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= TAL_INTCPUSEL1_DAC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL1_DAC_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp = (tmp & TAL_INTCPUSEL1_DAC_Msk) >> TAL_INTCPUSEL1_DAC_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL1_DAC_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= ~TAL_INTCPUSEL1_DAC_Msk;
tmp |= value << TAL_INTCPUSEL1_DAC_Pos;
((Tal *)hw)->INTCPUSEL1.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_DAC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~TAL_INTCPUSEL1_DAC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_DAC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= TAL_INTCPUSEL1_DAC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL1_PTC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= TAL_INTCPUSEL1_PTC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL1_PTC_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp = (tmp & TAL_INTCPUSEL1_PTC_Msk) >> TAL_INTCPUSEL1_PTC_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL1_PTC_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= ~TAL_INTCPUSEL1_PTC_Msk;
tmp |= value << TAL_INTCPUSEL1_PTC_Pos;
((Tal *)hw)->INTCPUSEL1.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_PTC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~TAL_INTCPUSEL1_PTC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_PTC_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= TAL_INTCPUSEL1_PTC_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL1_AES_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= TAL_INTCPUSEL1_AES_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL1_AES_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp = (tmp & TAL_INTCPUSEL1_AES_Msk) >> TAL_INTCPUSEL1_AES_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL1_AES_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= ~TAL_INTCPUSEL1_AES_Msk;
tmp |= value << TAL_INTCPUSEL1_AES_Pos;
((Tal *)hw)->INTCPUSEL1.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_AES_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~TAL_INTCPUSEL1_AES_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_AES_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= TAL_INTCPUSEL1_AES_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL1_TRNG_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= TAL_INTCPUSEL1_TRNG_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL1_TRNG_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp = (tmp & TAL_INTCPUSEL1_TRNG_Msk) >> TAL_INTCPUSEL1_TRNG_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL1_TRNG_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= ~TAL_INTCPUSEL1_TRNG_Msk;
tmp |= value << TAL_INTCPUSEL1_TRNG_Pos;
((Tal *)hw)->INTCPUSEL1.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_TRNG_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~TAL_INTCPUSEL1_TRNG_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_TRNG_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= TAL_INTCPUSEL1_TRNG_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL1_PICOP_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= TAL_INTCPUSEL1_PICOP_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_INTCPUSEL1_PICOP_bit(const void *const hw)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp = (tmp & TAL_INTCPUSEL1_PICOP_Msk) >> TAL_INTCPUSEL1_PICOP_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_INTCPUSEL1_PICOP_bit(const void *const hw, bool value)
{
uint32_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= ~TAL_INTCPUSEL1_PICOP_Msk;
tmp |= value << TAL_INTCPUSEL1_PICOP_Pos;
((Tal *)hw)->INTCPUSEL1.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_PICOP_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~TAL_INTCPUSEL1_PICOP_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_PICOP_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= TAL_INTCPUSEL1_PICOP_Msk;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_INTCPUSEL1_reg(const void *const hw, hri_tal_intcpusel1_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_intcpusel1_reg_t hri_tal_get_INTCPUSEL1_reg(const void *const hw, hri_tal_intcpusel1_reg_t mask)
{
uint32_t tmp;
tmp = ((Tal *)hw)->INTCPUSEL1.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tal_write_INTCPUSEL1_reg(const void *const hw, hri_tal_intcpusel1_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_INTCPUSEL1_reg(const void *const hw, hri_tal_intcpusel1_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_INTCPUSEL1_reg(const void *const hw, hri_tal_intcpusel1_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->INTCPUSEL1.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_intcpusel1_reg_t hri_tal_read_INTCPUSEL1_reg(const void *const hw)
{
return ((Tal *)hw)->INTCPUSEL1.reg;
}
static inline void hri_tal_set_IRQTRIG_ENABLE_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->IRQTRIG.reg |= TAL_IRQTRIG_ENABLE;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_IRQTRIG_ENABLE_bit(const void *const hw)
{
uint16_t tmp;
tmp = ((Tal *)hw)->IRQTRIG.reg;
tmp = (tmp & TAL_IRQTRIG_ENABLE) >> TAL_IRQTRIG_ENABLE_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_IRQTRIG_ENABLE_bit(const void *const hw, bool value)
{
uint16_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->IRQTRIG.reg;
tmp &= ~TAL_IRQTRIG_ENABLE;
tmp |= value << TAL_IRQTRIG_ENABLE_Pos;
((Tal *)hw)->IRQTRIG.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_IRQTRIG_ENABLE_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->IRQTRIG.reg &= ~TAL_IRQTRIG_ENABLE;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_IRQTRIG_ENABLE_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->IRQTRIG.reg ^= TAL_IRQTRIG_ENABLE;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_IRQTRIG_IRQNUM_bf(const void *const hw, hri_tal_irqtrig_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->IRQTRIG.reg |= TAL_IRQTRIG_IRQNUM(mask);
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_irqtrig_reg_t hri_tal_get_IRQTRIG_IRQNUM_bf(const void *const hw, hri_tal_irqtrig_reg_t mask)
{
uint16_t tmp;
tmp = ((Tal *)hw)->IRQTRIG.reg;
tmp = (tmp & TAL_IRQTRIG_IRQNUM(mask)) >> TAL_IRQTRIG_IRQNUM_Pos;
return tmp;
}
static inline void hri_tal_write_IRQTRIG_IRQNUM_bf(const void *const hw, hri_tal_irqtrig_reg_t data)
{
uint16_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->IRQTRIG.reg;
tmp &= ~TAL_IRQTRIG_IRQNUM_Msk;
tmp |= TAL_IRQTRIG_IRQNUM(data);
((Tal *)hw)->IRQTRIG.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_IRQTRIG_IRQNUM_bf(const void *const hw, hri_tal_irqtrig_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->IRQTRIG.reg &= ~TAL_IRQTRIG_IRQNUM(mask);
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_IRQTRIG_IRQNUM_bf(const void *const hw, hri_tal_irqtrig_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->IRQTRIG.reg ^= TAL_IRQTRIG_IRQNUM(mask);
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_irqtrig_reg_t hri_tal_read_IRQTRIG_IRQNUM_bf(const void *const hw)
{
uint16_t tmp;
tmp = ((Tal *)hw)->IRQTRIG.reg;
tmp = (tmp & TAL_IRQTRIG_IRQNUM_Msk) >> TAL_IRQTRIG_IRQNUM_Pos;
return tmp;
}
static inline void hri_tal_set_IRQTRIG_OVERRIDE_bf(const void *const hw, hri_tal_irqtrig_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->IRQTRIG.reg |= TAL_IRQTRIG_OVERRIDE(mask);
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_irqtrig_reg_t hri_tal_get_IRQTRIG_OVERRIDE_bf(const void *const hw, hri_tal_irqtrig_reg_t mask)
{
uint16_t tmp;
tmp = ((Tal *)hw)->IRQTRIG.reg;
tmp = (tmp & TAL_IRQTRIG_OVERRIDE(mask)) >> TAL_IRQTRIG_OVERRIDE_Pos;
return tmp;
}
static inline void hri_tal_write_IRQTRIG_OVERRIDE_bf(const void *const hw, hri_tal_irqtrig_reg_t data)
{
uint16_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->IRQTRIG.reg;
tmp &= ~TAL_IRQTRIG_OVERRIDE_Msk;
tmp |= TAL_IRQTRIG_OVERRIDE(data);
((Tal *)hw)->IRQTRIG.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_IRQTRIG_OVERRIDE_bf(const void *const hw, hri_tal_irqtrig_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->IRQTRIG.reg &= ~TAL_IRQTRIG_OVERRIDE(mask);
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_IRQTRIG_OVERRIDE_bf(const void *const hw, hri_tal_irqtrig_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->IRQTRIG.reg ^= TAL_IRQTRIG_OVERRIDE(mask);
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_irqtrig_reg_t hri_tal_read_IRQTRIG_OVERRIDE_bf(const void *const hw)
{
uint16_t tmp;
tmp = ((Tal *)hw)->IRQTRIG.reg;
tmp = (tmp & TAL_IRQTRIG_OVERRIDE_Msk) >> TAL_IRQTRIG_OVERRIDE_Pos;
return tmp;
}
static inline void hri_tal_set_IRQTRIG_reg(const void *const hw, hri_tal_irqtrig_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->IRQTRIG.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_irqtrig_reg_t hri_tal_get_IRQTRIG_reg(const void *const hw, hri_tal_irqtrig_reg_t mask)
{
uint16_t tmp;
tmp = ((Tal *)hw)->IRQTRIG.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tal_write_IRQTRIG_reg(const void *const hw, hri_tal_irqtrig_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->IRQTRIG.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_IRQTRIG_reg(const void *const hw, hri_tal_irqtrig_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->IRQTRIG.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_IRQTRIG_reg(const void *const hw, hri_tal_irqtrig_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->IRQTRIG.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_irqtrig_reg_t hri_tal_read_IRQTRIG_reg(const void *const hw)
{
return ((Tal *)hw)->IRQTRIG.reg;
}
static inline hri_tal_brkstatus_reg_t hri_tal_get_BRKSTATUS_CM0P_bf(const void *const hw, hri_tal_brkstatus_reg_t mask)
{
return (((Tal *)hw)->BRKSTATUS.reg & TAL_BRKSTATUS_CM0P(mask)) >> TAL_BRKSTATUS_CM0P_Pos;
}
static inline hri_tal_brkstatus_reg_t hri_tal_read_BRKSTATUS_CM0P_bf(const void *const hw)
{
return (((Tal *)hw)->BRKSTATUS.reg & TAL_BRKSTATUS_CM0P_Msk) >> TAL_BRKSTATUS_CM0P_Pos;
}
static inline hri_tal_brkstatus_reg_t hri_tal_get_BRKSTATUS_PPP_bf(const void *const hw, hri_tal_brkstatus_reg_t mask)
{
return (((Tal *)hw)->BRKSTATUS.reg & TAL_BRKSTATUS_PPP(mask)) >> TAL_BRKSTATUS_PPP_Pos;
}
static inline hri_tal_brkstatus_reg_t hri_tal_read_BRKSTATUS_PPP_bf(const void *const hw)
{
return (((Tal *)hw)->BRKSTATUS.reg & TAL_BRKSTATUS_PPP_Msk) >> TAL_BRKSTATUS_PPP_Pos;
}
static inline hri_tal_brkstatus_reg_t hri_tal_get_BRKSTATUS_EVBRK_bf(const void *const hw, hri_tal_brkstatus_reg_t mask)
{
return (((Tal *)hw)->BRKSTATUS.reg & TAL_BRKSTATUS_EVBRK(mask)) >> TAL_BRKSTATUS_EVBRK_Pos;
}
static inline hri_tal_brkstatus_reg_t hri_tal_read_BRKSTATUS_EVBRK_bf(const void *const hw)
{
return (((Tal *)hw)->BRKSTATUS.reg & TAL_BRKSTATUS_EVBRK_Msk) >> TAL_BRKSTATUS_EVBRK_Pos;
}
static inline hri_tal_brkstatus_reg_t hri_tal_get_BRKSTATUS_EXTBRK_bf(const void *const hw,
hri_tal_brkstatus_reg_t mask)
{
return (((Tal *)hw)->BRKSTATUS.reg & TAL_BRKSTATUS_EXTBRK(mask)) >> TAL_BRKSTATUS_EXTBRK_Pos;
}
static inline hri_tal_brkstatus_reg_t hri_tal_read_BRKSTATUS_EXTBRK_bf(const void *const hw)
{
return (((Tal *)hw)->BRKSTATUS.reg & TAL_BRKSTATUS_EXTBRK_Msk) >> TAL_BRKSTATUS_EXTBRK_Pos;
}
static inline hri_tal_brkstatus_reg_t hri_tal_get_BRKSTATUS_reg(const void *const hw, hri_tal_brkstatus_reg_t mask)
{
uint16_t tmp;
tmp = ((Tal *)hw)->BRKSTATUS.reg;
tmp &= mask;
return tmp;
}
static inline hri_tal_brkstatus_reg_t hri_tal_read_BRKSTATUS_reg(const void *const hw)
{
return ((Tal *)hw)->BRKSTATUS.reg;
}
static inline bool hri_tal_get_INTSTATUS_IRQ0_bit(const void *const hw, uint8_t index)
{
return (((Tal *)hw)->INTSTATUS[index].reg & TAL_INTSTATUS_IRQ0) >> TAL_INTSTATUS_IRQ0_Pos;
}
static inline bool hri_tal_get_INTSTATUS_IRQ1_bit(const void *const hw, uint8_t index)
{
return (((Tal *)hw)->INTSTATUS[index].reg & TAL_INTSTATUS_IRQ1) >> TAL_INTSTATUS_IRQ1_Pos;
}
static inline bool hri_tal_get_INTSTATUS_IRQ2_bit(const void *const hw, uint8_t index)
{
return (((Tal *)hw)->INTSTATUS[index].reg & TAL_INTSTATUS_IRQ2) >> TAL_INTSTATUS_IRQ2_Pos;
}
static inline bool hri_tal_get_INTSTATUS_IRQ3_bit(const void *const hw, uint8_t index)
{
return (((Tal *)hw)->INTSTATUS[index].reg & TAL_INTSTATUS_IRQ3) >> TAL_INTSTATUS_IRQ3_Pos;
}
static inline bool hri_tal_get_INTSTATUS_IRQ4_bit(const void *const hw, uint8_t index)
{
return (((Tal *)hw)->INTSTATUS[index].reg & TAL_INTSTATUS_IRQ4) >> TAL_INTSTATUS_IRQ4_Pos;
}
static inline bool hri_tal_get_INTSTATUS_IRQ5_bit(const void *const hw, uint8_t index)
{
return (((Tal *)hw)->INTSTATUS[index].reg & TAL_INTSTATUS_IRQ5) >> TAL_INTSTATUS_IRQ5_Pos;
}
static inline bool hri_tal_get_INTSTATUS_IRQ6_bit(const void *const hw, uint8_t index)
{
return (((Tal *)hw)->INTSTATUS[index].reg & TAL_INTSTATUS_IRQ6) >> TAL_INTSTATUS_IRQ6_Pos;
}
static inline bool hri_tal_get_INTSTATUS_IRQ7_bit(const void *const hw, uint8_t index)
{
return (((Tal *)hw)->INTSTATUS[index].reg & TAL_INTSTATUS_IRQ7) >> TAL_INTSTATUS_IRQ7_Pos;
}
static inline hri_tal_intstatus_reg_t hri_tal_get_INTSTATUS_reg(const void *const hw, uint8_t index,
hri_tal_intstatus_reg_t mask)
{
uint8_t tmp;
tmp = ((Tal *)hw)->INTSTATUS[index].reg;
tmp &= mask;
return tmp;
}
static inline hri_tal_intstatus_reg_t hri_tal_read_INTSTATUS_reg(const void *const hw, uint8_t index)
{
return ((Tal *)hw)->INTSTATUS[index].reg;
}
static inline hri_tal_cpuirqs_reg_t hri_tal_get_CPUIRQS_CPUIRQS_bf(const void *const hw, uint8_t index,
hri_tal_cpuirqs_reg_t mask)
{
return (((Tal *)hw)->CPUIRQS[index].reg & TAL_CPUIRQS_CPUIRQS(mask)) >> TAL_CPUIRQS_CPUIRQS_Pos;
}
static inline hri_tal_cpuirqs_reg_t hri_tal_read_CPUIRQS_CPUIRQS_bf(const void *const hw, uint8_t index)
{
return (((Tal *)hw)->CPUIRQS[index].reg & TAL_CPUIRQS_CPUIRQS_Msk) >> TAL_CPUIRQS_CPUIRQS_Pos;
}
static inline hri_tal_cpuirqs_reg_t hri_tal_get_CPUIRQS_reg(const void *const hw, uint8_t index,
hri_tal_cpuirqs_reg_t mask)
{
uint32_t tmp;
tmp = ((Tal *)hw)->CPUIRQS[index].reg;
tmp &= mask;
return tmp;
}
static inline hri_tal_cpuirqs_reg_t hri_tal_read_CPUIRQS_reg(const void *const hw, uint8_t index)
{
return ((Tal *)hw)->CPUIRQS[index].reg;
}
static inline void hri_talctis_set_CTICTRLA_RESTART_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTICTRLA.reg |= TAL_CTICTRLA_RESTART;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_talctis_get_CTICTRLA_RESTART_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((TalCtis *)hw)->CTICTRLA.reg;
tmp = (tmp & TAL_CTICTRLA_RESTART) >> TAL_CTICTRLA_RESTART_Pos;
return (bool)tmp;
}
static inline void hri_talctis_write_CTICTRLA_RESTART_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((TalCtis *)hw)->CTICTRLA.reg;
tmp &= ~TAL_CTICTRLA_RESTART;
tmp |= value << TAL_CTICTRLA_RESTART_Pos;
((TalCtis *)hw)->CTICTRLA.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_clear_CTICTRLA_RESTART_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTICTRLA.reg &= ~TAL_CTICTRLA_RESTART;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_toggle_CTICTRLA_RESTART_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTICTRLA.reg ^= TAL_CTICTRLA_RESTART;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_set_CTICTRLA_ACTION_bf(const void *const hw, hri_tal_ctictrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTICTRLA.reg |= TAL_CTICTRLA_ACTION(mask);
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctictrla_reg_t hri_talctis_get_CTICTRLA_ACTION_bf(const void *const hw,
hri_tal_ctictrla_reg_t mask)
{
uint8_t tmp;
tmp = ((TalCtis *)hw)->CTICTRLA.reg;
tmp = (tmp & TAL_CTICTRLA_ACTION(mask)) >> TAL_CTICTRLA_ACTION_Pos;
return tmp;
}
static inline void hri_talctis_write_CTICTRLA_ACTION_bf(const void *const hw, hri_tal_ctictrla_reg_t data)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((TalCtis *)hw)->CTICTRLA.reg;
tmp &= ~TAL_CTICTRLA_ACTION_Msk;
tmp |= TAL_CTICTRLA_ACTION(data);
((TalCtis *)hw)->CTICTRLA.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_clear_CTICTRLA_ACTION_bf(const void *const hw, hri_tal_ctictrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTICTRLA.reg &= ~TAL_CTICTRLA_ACTION(mask);
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_toggle_CTICTRLA_ACTION_bf(const void *const hw, hri_tal_ctictrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTICTRLA.reg ^= TAL_CTICTRLA_ACTION(mask);
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctictrla_reg_t hri_talctis_read_CTICTRLA_ACTION_bf(const void *const hw)
{
uint8_t tmp;
tmp = ((TalCtis *)hw)->CTICTRLA.reg;
tmp = (tmp & TAL_CTICTRLA_ACTION_Msk) >> TAL_CTICTRLA_ACTION_Pos;
return tmp;
}
static inline void hri_talctis_set_CTICTRLA_reg(const void *const hw, hri_tal_ctictrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTICTRLA.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctictrla_reg_t hri_talctis_get_CTICTRLA_reg(const void *const hw, hri_tal_ctictrla_reg_t mask)
{
uint8_t tmp;
tmp = ((TalCtis *)hw)->CTICTRLA.reg;
tmp &= mask;
return tmp;
}
static inline void hri_talctis_write_CTICTRLA_reg(const void *const hw, hri_tal_ctictrla_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTICTRLA.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_clear_CTICTRLA_reg(const void *const hw, hri_tal_ctictrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTICTRLA.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_toggle_CTICTRLA_reg(const void *const hw, hri_tal_ctictrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTICTRLA.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctictrla_reg_t hri_talctis_read_CTICTRLA_reg(const void *const hw)
{
return ((TalCtis *)hw)->CTICTRLA.reg;
}
static inline void hri_talctis_set_CTIMASK_CM0P_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg |= TAL_CTIMASK_CM0P;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_talctis_get_CTIMASK_CM0P_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((TalCtis *)hw)->CTIMASK.reg;
tmp = (tmp & TAL_CTIMASK_CM0P) >> TAL_CTIMASK_CM0P_Pos;
return (bool)tmp;
}
static inline void hri_talctis_write_CTIMASK_CM0P_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((TalCtis *)hw)->CTIMASK.reg;
tmp &= ~TAL_CTIMASK_CM0P;
tmp |= value << TAL_CTIMASK_CM0P_Pos;
((TalCtis *)hw)->CTIMASK.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_clear_CTIMASK_CM0P_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg &= ~TAL_CTIMASK_CM0P;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_toggle_CTIMASK_CM0P_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg ^= TAL_CTIMASK_CM0P;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_set_CTIMASK_PPP_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg |= TAL_CTIMASK_PPP;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_talctis_get_CTIMASK_PPP_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((TalCtis *)hw)->CTIMASK.reg;
tmp = (tmp & TAL_CTIMASK_PPP) >> TAL_CTIMASK_PPP_Pos;
return (bool)tmp;
}
static inline void hri_talctis_write_CTIMASK_PPP_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((TalCtis *)hw)->CTIMASK.reg;
tmp &= ~TAL_CTIMASK_PPP;
tmp |= value << TAL_CTIMASK_PPP_Pos;
((TalCtis *)hw)->CTIMASK.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_clear_CTIMASK_PPP_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg &= ~TAL_CTIMASK_PPP;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_toggle_CTIMASK_PPP_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg ^= TAL_CTIMASK_PPP;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_set_CTIMASK_EVBRK_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg |= TAL_CTIMASK_EVBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_talctis_get_CTIMASK_EVBRK_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((TalCtis *)hw)->CTIMASK.reg;
tmp = (tmp & TAL_CTIMASK_EVBRK) >> TAL_CTIMASK_EVBRK_Pos;
return (bool)tmp;
}
static inline void hri_talctis_write_CTIMASK_EVBRK_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((TalCtis *)hw)->CTIMASK.reg;
tmp &= ~TAL_CTIMASK_EVBRK;
tmp |= value << TAL_CTIMASK_EVBRK_Pos;
((TalCtis *)hw)->CTIMASK.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_clear_CTIMASK_EVBRK_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg &= ~TAL_CTIMASK_EVBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_toggle_CTIMASK_EVBRK_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg ^= TAL_CTIMASK_EVBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_set_CTIMASK_EXTBRK_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg |= TAL_CTIMASK_EXTBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_talctis_get_CTIMASK_EXTBRK_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((TalCtis *)hw)->CTIMASK.reg;
tmp = (tmp & TAL_CTIMASK_EXTBRK) >> TAL_CTIMASK_EXTBRK_Pos;
return (bool)tmp;
}
static inline void hri_talctis_write_CTIMASK_EXTBRK_bit(const void *const hw, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((TalCtis *)hw)->CTIMASK.reg;
tmp &= ~TAL_CTIMASK_EXTBRK;
tmp |= value << TAL_CTIMASK_EXTBRK_Pos;
((TalCtis *)hw)->CTIMASK.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_clear_CTIMASK_EXTBRK_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg &= ~TAL_CTIMASK_EXTBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_toggle_CTIMASK_EXTBRK_bit(const void *const hw)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg ^= TAL_CTIMASK_EXTBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_set_CTIMASK_reg(const void *const hw, hri_tal_ctimask_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctimask_reg_t hri_talctis_get_CTIMASK_reg(const void *const hw, hri_tal_ctimask_reg_t mask)
{
uint8_t tmp;
tmp = ((TalCtis *)hw)->CTIMASK.reg;
tmp &= mask;
return tmp;
}
static inline void hri_talctis_write_CTIMASK_reg(const void *const hw, hri_tal_ctimask_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_clear_CTIMASK_reg(const void *const hw, hri_tal_ctimask_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_talctis_toggle_CTIMASK_reg(const void *const hw, hri_tal_ctimask_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((TalCtis *)hw)->CTIMASK.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctimask_reg_t hri_talctis_read_CTIMASK_reg(const void *const hw)
{
return ((TalCtis *)hw)->CTIMASK.reg;
}
static inline void hri_tal_set_CTICTRLA_RESTART_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg |= TAL_CTICTRLA_RESTART;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_CTICTRLA_RESTART_bit(const void *const hw, uint8_t submodule_index)
{
uint8_t tmp;
tmp = ((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg;
tmp = (tmp & TAL_CTICTRLA_RESTART) >> TAL_CTICTRLA_RESTART_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_CTICTRLA_RESTART_bit(const void *const hw, uint8_t submodule_index, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg;
tmp &= ~TAL_CTICTRLA_RESTART;
tmp |= value << TAL_CTICTRLA_RESTART_Pos;
((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_CTICTRLA_RESTART_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg &= ~TAL_CTICTRLA_RESTART;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_CTICTRLA_RESTART_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg ^= TAL_CTICTRLA_RESTART;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_CTICTRLA_ACTION_bf(const void *const hw, uint8_t submodule_index,
hri_tal_ctictrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg |= TAL_CTICTRLA_ACTION(mask);
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctictrla_reg_t hri_tal_get_CTICTRLA_ACTION_bf(const void *const hw, uint8_t submodule_index,
hri_tal_ctictrla_reg_t mask)
{
uint8_t tmp;
tmp = ((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg;
tmp = (tmp & TAL_CTICTRLA_ACTION(mask)) >> TAL_CTICTRLA_ACTION_Pos;
return tmp;
}
static inline void hri_tal_write_CTICTRLA_ACTION_bf(const void *const hw, uint8_t submodule_index,
hri_tal_ctictrla_reg_t data)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg;
tmp &= ~TAL_CTICTRLA_ACTION_Msk;
tmp |= TAL_CTICTRLA_ACTION(data);
((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_CTICTRLA_ACTION_bf(const void *const hw, uint8_t submodule_index,
hri_tal_ctictrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg &= ~TAL_CTICTRLA_ACTION(mask);
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_CTICTRLA_ACTION_bf(const void *const hw, uint8_t submodule_index,
hri_tal_ctictrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg ^= TAL_CTICTRLA_ACTION(mask);
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctictrla_reg_t hri_tal_read_CTICTRLA_ACTION_bf(const void *const hw, uint8_t submodule_index)
{
uint8_t tmp;
tmp = ((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg;
tmp = (tmp & TAL_CTICTRLA_ACTION_Msk) >> TAL_CTICTRLA_ACTION_Pos;
return tmp;
}
static inline void hri_tal_set_CTICTRLA_reg(const void *const hw, uint8_t submodule_index, hri_tal_ctictrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctictrla_reg_t hri_tal_get_CTICTRLA_reg(const void *const hw, uint8_t submodule_index,
hri_tal_ctictrla_reg_t mask)
{
uint8_t tmp;
tmp = ((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tal_write_CTICTRLA_reg(const void *const hw, uint8_t submodule_index,
hri_tal_ctictrla_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_CTICTRLA_reg(const void *const hw, uint8_t submodule_index,
hri_tal_ctictrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_CTICTRLA_reg(const void *const hw, uint8_t submodule_index,
hri_tal_ctictrla_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctictrla_reg_t hri_tal_read_CTICTRLA_reg(const void *const hw, uint8_t submodule_index)
{
return ((Tal *)hw)->Ctis[submodule_index].CTICTRLA.reg;
}
static inline void hri_tal_set_CTIMASK_CM0P_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg |= TAL_CTIMASK_CM0P;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_CTIMASK_CM0P_bit(const void *const hw, uint8_t submodule_index)
{
uint8_t tmp;
tmp = ((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg;
tmp = (tmp & TAL_CTIMASK_CM0P) >> TAL_CTIMASK_CM0P_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_CTIMASK_CM0P_bit(const void *const hw, uint8_t submodule_index, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg;
tmp &= ~TAL_CTIMASK_CM0P;
tmp |= value << TAL_CTIMASK_CM0P_Pos;
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_CTIMASK_CM0P_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg &= ~TAL_CTIMASK_CM0P;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_CTIMASK_CM0P_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg ^= TAL_CTIMASK_CM0P;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_CTIMASK_PPP_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg |= TAL_CTIMASK_PPP;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_CTIMASK_PPP_bit(const void *const hw, uint8_t submodule_index)
{
uint8_t tmp;
tmp = ((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg;
tmp = (tmp & TAL_CTIMASK_PPP) >> TAL_CTIMASK_PPP_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_CTIMASK_PPP_bit(const void *const hw, uint8_t submodule_index, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg;
tmp &= ~TAL_CTIMASK_PPP;
tmp |= value << TAL_CTIMASK_PPP_Pos;
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_CTIMASK_PPP_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg &= ~TAL_CTIMASK_PPP;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_CTIMASK_PPP_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg ^= TAL_CTIMASK_PPP;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_CTIMASK_EVBRK_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg |= TAL_CTIMASK_EVBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_CTIMASK_EVBRK_bit(const void *const hw, uint8_t submodule_index)
{
uint8_t tmp;
tmp = ((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg;
tmp = (tmp & TAL_CTIMASK_EVBRK) >> TAL_CTIMASK_EVBRK_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_CTIMASK_EVBRK_bit(const void *const hw, uint8_t submodule_index, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg;
tmp &= ~TAL_CTIMASK_EVBRK;
tmp |= value << TAL_CTIMASK_EVBRK_Pos;
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_CTIMASK_EVBRK_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg &= ~TAL_CTIMASK_EVBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_CTIMASK_EVBRK_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg ^= TAL_CTIMASK_EVBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_CTIMASK_EXTBRK_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg |= TAL_CTIMASK_EXTBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_tal_get_CTIMASK_EXTBRK_bit(const void *const hw, uint8_t submodule_index)
{
uint8_t tmp;
tmp = ((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg;
tmp = (tmp & TAL_CTIMASK_EXTBRK) >> TAL_CTIMASK_EXTBRK_Pos;
return (bool)tmp;
}
static inline void hri_tal_write_CTIMASK_EXTBRK_bit(const void *const hw, uint8_t submodule_index, bool value)
{
uint8_t tmp;
TAL_CRITICAL_SECTION_ENTER();
tmp = ((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg;
tmp &= ~TAL_CTIMASK_EXTBRK;
tmp |= value << TAL_CTIMASK_EXTBRK_Pos;
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg = tmp;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_CTIMASK_EXTBRK_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg &= ~TAL_CTIMASK_EXTBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_CTIMASK_EXTBRK_bit(const void *const hw, uint8_t submodule_index)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg ^= TAL_CTIMASK_EXTBRK;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_set_CTIMASK_reg(const void *const hw, uint8_t submodule_index, hri_tal_ctimask_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg |= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctimask_reg_t hri_tal_get_CTIMASK_reg(const void *const hw, uint8_t submodule_index,
hri_tal_ctimask_reg_t mask)
{
uint8_t tmp;
tmp = ((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg;
tmp &= mask;
return tmp;
}
static inline void hri_tal_write_CTIMASK_reg(const void *const hw, uint8_t submodule_index, hri_tal_ctimask_reg_t data)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg = data;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_clear_CTIMASK_reg(const void *const hw, uint8_t submodule_index, hri_tal_ctimask_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg &= ~mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline void hri_tal_toggle_CTIMASK_reg(const void *const hw, uint8_t submodule_index, hri_tal_ctimask_reg_t mask)
{
TAL_CRITICAL_SECTION_ENTER();
((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg ^= mask;
TAL_CRITICAL_SECTION_LEAVE();
}
static inline hri_tal_ctimask_reg_t hri_tal_read_CTIMASK_reg(const void *const hw, uint8_t submodule_index)
{
return ((Tal *)hw)->Ctis[submodule_index].CTIMASK.reg;
}
#ifdef __cplusplus
}
#endif
#endif /* _HRI_TAL_L21_H_INCLUDED */
#endif /* _SAML21_TAL_COMPONENT_ */

Опубликовать ( 0 )

Вы можете оставить комментарий после Вход в систему

1
https://gitlife.ru/oschina-mirror/lupyuen-LoRaMac-node-nuttx.git
git@gitlife.ru:oschina-mirror/lupyuen-LoRaMac-node-nuttx.git
oschina-mirror
lupyuen-LoRaMac-node-nuttx
lupyuen-LoRaMac-node-nuttx
v4.5.0