1 В избранное 0 Ответвления 0

OSCHINA-MIRROR/lupyuen-LoRaMac-node-nuttx

Присоединиться к Gitlife
Откройте для себя и примите участие в публичных проектах с открытым исходным кодом с участием более 10 миллионов разработчиков. Приватные репозитории также полностью бесплатны :)
Присоединиться бесплатно
Клонировать/Скачать
hri_eic_l21.h 43 КБ
Копировать Редактировать Исходные данные Просмотреть построчно История
Miguel Luis Отправлено 7 лет назад 8f4693d
12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466
/**
* \file
*
* \brief SAM EIC
*
* Copyright (C) 2016 Atmel Corporation. All rights reserved.
*
* \asf_license_start
*
* \page License
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
*
* 1. Redistributions of source code must retain the above copyright notice,
* this list of conditions and the following disclaimer.
*
* 2. Redistributions in binary form must reproduce the above copyright notice,
* this list of conditions and the following disclaimer in the documentation
* and/or other materials provided with the distribution.
*
* 3. The name of Atmel may not be used to endorse or promote products derived
* from this software without specific prior written permission.
*
* 4. This software may only be redistributed and used in connection with an
* Atmel microcontroller product.
*
* THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR IMPLIED
* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
* EXPRESSLY AND SPECIFICALLY DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR
* ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
* STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*
* \asf_license_stop
*/
#ifdef _SAML21_EIC_COMPONENT_
#ifndef _HRI_EIC_L21_H_INCLUDED_
#define _HRI_EIC_L21_H_INCLUDED_
#ifdef __cplusplus
extern "C" {
#endif
#include <stdbool.h>
#include <hal_atomic.h>
#if defined(ENABLE_EIC_CRITICAL_SECTIONS)
#define EIC_CRITICAL_SECTION_ENTER() CRITICAL_SECTION_ENTER()
#define EIC_CRITICAL_SECTION_LEAVE() CRITICAL_SECTION_LEAVE()
#else
#define EIC_CRITICAL_SECTION_ENTER()
#define EIC_CRITICAL_SECTION_LEAVE()
#endif
typedef uint16_t hri_eic_nmiflag_reg_t;
typedef uint32_t hri_eic_asynch_reg_t;
typedef uint32_t hri_eic_config_reg_t;
typedef uint32_t hri_eic_evctrl_reg_t;
typedef uint32_t hri_eic_intenset_reg_t;
typedef uint32_t hri_eic_intflag_reg_t;
typedef uint32_t hri_eic_syncbusy_reg_t;
typedef uint8_t hri_eic_ctrla_reg_t;
typedef uint8_t hri_eic_nmictrl_reg_t;
static inline void hri_eic_wait_for_sync(const void *const hw, hri_eic_syncbusy_reg_t reg)
{
while (((Eic *)hw)->SYNCBUSY.reg & reg) {
};
}
static inline bool hri_eic_is_syncing(const void *const hw, hri_eic_syncbusy_reg_t reg)
{
return ((Eic *)hw)->SYNCBUSY.reg & reg;
}
static inline void hri_eic_set_INTEN_EXTINT_bf(const void *const hw, hri_eic_intenset_reg_t mask)
{
((Eic *)hw)->INTENSET.reg = EIC_INTENSET_EXTINT(mask);
}
static inline hri_eic_intenset_reg_t hri_eic_get_INTEN_EXTINT_bf(const void *const hw, hri_eic_intenset_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->INTENSET.reg;
tmp = (tmp & EIC_INTENSET_EXTINT(mask)) >> EIC_INTENSET_EXTINT_Pos;
return tmp;
}
static inline hri_eic_intenset_reg_t hri_eic_read_INTEN_EXTINT_bf(const void *const hw)
{
uint32_t tmp;
tmp = ((Eic *)hw)->INTENSET.reg;
tmp = (tmp & EIC_INTENSET_EXTINT_Msk) >> EIC_INTENSET_EXTINT_Pos;
return tmp;
}
static inline void hri_eic_write_INTEN_EXTINT_bf(const void *const hw, hri_eic_intenset_reg_t data)
{
((Eic *)hw)->INTENSET.reg = EIC_INTENSET_EXTINT(data);
((Eic *)hw)->INTENCLR.reg = ~EIC_INTENSET_EXTINT(data);
}
static inline void hri_eic_clear_INTEN_EXTINT_bf(const void *const hw, hri_eic_intenset_reg_t mask)
{
((Eic *)hw)->INTENCLR.reg = EIC_INTENSET_EXTINT(mask);
}
static inline void hri_eic_set_INTEN_reg(const void *const hw, hri_eic_intenset_reg_t mask)
{
((Eic *)hw)->INTENSET.reg = mask;
}
static inline hri_eic_intenset_reg_t hri_eic_get_INTEN_reg(const void *const hw, hri_eic_intenset_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->INTENSET.reg;
tmp &= mask;
return tmp;
}
static inline hri_eic_intenset_reg_t hri_eic_read_INTEN_reg(const void *const hw)
{
return ((Eic *)hw)->INTENSET.reg;
}
static inline void hri_eic_write_INTEN_reg(const void *const hw, hri_eic_intenset_reg_t data)
{
((Eic *)hw)->INTENSET.reg = data;
((Eic *)hw)->INTENCLR.reg = ~data;
}
static inline void hri_eic_clear_INTEN_reg(const void *const hw, hri_eic_intenset_reg_t mask)
{
((Eic *)hw)->INTENCLR.reg = mask;
}
static inline bool hri_eic_get_NMIFLAG_NMI_bit(const void *const hw)
{
return (((Eic *)hw)->NMIFLAG.reg & EIC_NMIFLAG_NMI) >> EIC_NMIFLAG_NMI_Pos;
}
static inline void hri_eic_clear_NMIFLAG_NMI_bit(const void *const hw)
{
((Eic *)hw)->NMIFLAG.reg = EIC_NMIFLAG_NMI;
}
static inline hri_eic_nmiflag_reg_t hri_eic_get_NMIFLAG_reg(const void *const hw, hri_eic_nmiflag_reg_t mask)
{
uint16_t tmp;
tmp = ((Eic *)hw)->NMIFLAG.reg;
tmp &= mask;
return tmp;
}
static inline hri_eic_nmiflag_reg_t hri_eic_read_NMIFLAG_reg(const void *const hw)
{
return ((Eic *)hw)->NMIFLAG.reg;
}
static inline void hri_eic_clear_NMIFLAG_reg(const void *const hw, hri_eic_nmiflag_reg_t mask)
{
((Eic *)hw)->NMIFLAG.reg = mask;
}
static inline hri_eic_intflag_reg_t hri_eic_get_INTFLAG_reg(const void *const hw, hri_eic_intflag_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->INTFLAG.reg;
tmp &= mask;
return tmp;
}
static inline hri_eic_intflag_reg_t hri_eic_read_INTFLAG_reg(const void *const hw)
{
return ((Eic *)hw)->INTFLAG.reg;
}
static inline void hri_eic_clear_INTFLAG_reg(const void *const hw, hri_eic_intflag_reg_t mask)
{
((Eic *)hw)->INTFLAG.reg = mask;
}
static inline void hri_eic_set_CTRLA_SWRST_bit(const void *const hw)
{
EIC_CRITICAL_SECTION_ENTER();
hri_eic_wait_for_sync(hw, EIC_SYNCBUSY_SWRST);
((Eic *)hw)->CTRLA.reg |= EIC_CTRLA_SWRST;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_eic_get_CTRLA_SWRST_bit(const void *const hw)
{
uint8_t tmp;
hri_eic_wait_for_sync(hw, EIC_SYNCBUSY_SWRST);
tmp = ((Eic *)hw)->CTRLA.reg;
tmp = (tmp & EIC_CTRLA_SWRST) >> EIC_CTRLA_SWRST_Pos;
return (bool)tmp;
}
static inline void hri_eic_set_CTRLA_ENABLE_bit(const void *const hw)
{
EIC_CRITICAL_SECTION_ENTER();
hri_eic_wait_for_sync(hw, EIC_SYNCBUSY_SWRST | EIC_SYNCBUSY_ENABLE);
((Eic *)hw)->CTRLA.reg |= EIC_CTRLA_ENABLE;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_eic_get_CTRLA_ENABLE_bit(const void *const hw)
{
uint8_t tmp;
hri_eic_wait_for_sync(hw, EIC_SYNCBUSY_SWRST | EIC_SYNCBUSY_ENABLE);
tmp = ((Eic *)hw)->CTRLA.reg;
tmp = (tmp & EIC_CTRLA_ENABLE) >> EIC_CTRLA_ENABLE_Pos;
return (bool)tmp;
}
static inline void hri_eic_write_CTRLA_ENABLE_bit(const void *const hw, bool value)
{
uint8_t tmp;
EIC_CRITICAL_SECTION_ENTER();
hri_eic_wait_for_sync(hw, EIC_SYNCBUSY_SWRST | EIC_SYNCBUSY_ENABLE);
tmp = ((Eic *)hw)->CTRLA.reg;
tmp &= ~EIC_CTRLA_ENABLE;
tmp |= value << EIC_CTRLA_ENABLE_Pos;
((Eic *)hw)->CTRLA.reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CTRLA_ENABLE_bit(const void *const hw)
{
EIC_CRITICAL_SECTION_ENTER();
hri_eic_wait_for_sync(hw, EIC_SYNCBUSY_SWRST | EIC_SYNCBUSY_ENABLE);
((Eic *)hw)->CTRLA.reg &= ~EIC_CTRLA_ENABLE;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CTRLA_ENABLE_bit(const void *const hw)
{
EIC_CRITICAL_SECTION_ENTER();
hri_eic_wait_for_sync(hw, EIC_SYNCBUSY_SWRST | EIC_SYNCBUSY_ENABLE);
((Eic *)hw)->CTRLA.reg ^= EIC_CTRLA_ENABLE;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_set_CTRLA_CKSEL_bit(const void *const hw)
{
EIC_CRITICAL_SECTION_ENTER();
hri_eic_wait_for_sync(hw, EIC_SYNCBUSY_MASK);
((Eic *)hw)->CTRLA.reg |= EIC_CTRLA_CKSEL;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_eic_get_CTRLA_CKSEL_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Eic *)hw)->CTRLA.reg;
tmp = (tmp & EIC_CTRLA_CKSEL) >> EIC_CTRLA_CKSEL_Pos;
return (bool)tmp;
}
static inline void hri_eic_write_CTRLA_CKSEL_bit(const void *const hw, bool value)
{
uint8_t tmp;
EIC_CRITICAL_SECTION_ENTER();
hri_eic_wait_for_sync(hw, EIC_SYNCBUSY_MASK);
tmp = ((Eic *)hw)->CTRLA.reg;
tmp &= ~EIC_CTRLA_CKSEL;
tmp |= value << EIC_CTRLA_CKSEL_Pos;
((Eic *)hw)->CTRLA.reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CTRLA_CKSEL_bit(const void *const hw)
{
EIC_CRITICAL_SECTION_ENTER();
hri_eic_wait_for_sync(hw, EIC_SYNCBUSY_MASK);
((Eic *)hw)->CTRLA.reg &= ~EIC_CTRLA_CKSEL;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CTRLA_CKSEL_bit(const void *const hw)
{
EIC_CRITICAL_SECTION_ENTER();
hri_eic_wait_for_sync(hw, EIC_SYNCBUSY_MASK);
((Eic *)hw)->CTRLA.reg ^= EIC_CTRLA_CKSEL;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_set_CTRLA_reg(const void *const hw, hri_eic_ctrla_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CTRLA.reg |= mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_ctrla_reg_t hri_eic_get_CTRLA_reg(const void *const hw, hri_eic_ctrla_reg_t mask)
{
uint8_t tmp;
tmp = ((Eic *)hw)->CTRLA.reg;
tmp &= mask;
return tmp;
}
static inline void hri_eic_write_CTRLA_reg(const void *const hw, hri_eic_ctrla_reg_t data)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CTRLA.reg = data;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CTRLA_reg(const void *const hw, hri_eic_ctrla_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CTRLA.reg &= ~mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CTRLA_reg(const void *const hw, hri_eic_ctrla_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CTRLA.reg ^= mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_ctrla_reg_t hri_eic_read_CTRLA_reg(const void *const hw)
{
return ((Eic *)hw)->CTRLA.reg;
}
static inline void hri_eic_set_NMICTRL_NMIFILTEN_bit(const void *const hw)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->NMICTRL.reg |= EIC_NMICTRL_NMIFILTEN;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_eic_get_NMICTRL_NMIFILTEN_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Eic *)hw)->NMICTRL.reg;
tmp = (tmp & EIC_NMICTRL_NMIFILTEN) >> EIC_NMICTRL_NMIFILTEN_Pos;
return (bool)tmp;
}
static inline void hri_eic_write_NMICTRL_NMIFILTEN_bit(const void *const hw, bool value)
{
uint8_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->NMICTRL.reg;
tmp &= ~EIC_NMICTRL_NMIFILTEN;
tmp |= value << EIC_NMICTRL_NMIFILTEN_Pos;
((Eic *)hw)->NMICTRL.reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_NMICTRL_NMIFILTEN_bit(const void *const hw)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->NMICTRL.reg &= ~EIC_NMICTRL_NMIFILTEN;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_NMICTRL_NMIFILTEN_bit(const void *const hw)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->NMICTRL.reg ^= EIC_NMICTRL_NMIFILTEN;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_set_NMICTRL_NMIASYNCH_bit(const void *const hw)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->NMICTRL.reg |= EIC_NMICTRL_NMIASYNCH;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_eic_get_NMICTRL_NMIASYNCH_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Eic *)hw)->NMICTRL.reg;
tmp = (tmp & EIC_NMICTRL_NMIASYNCH) >> EIC_NMICTRL_NMIASYNCH_Pos;
return (bool)tmp;
}
static inline void hri_eic_write_NMICTRL_NMIASYNCH_bit(const void *const hw, bool value)
{
uint8_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->NMICTRL.reg;
tmp &= ~EIC_NMICTRL_NMIASYNCH;
tmp |= value << EIC_NMICTRL_NMIASYNCH_Pos;
((Eic *)hw)->NMICTRL.reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_NMICTRL_NMIASYNCH_bit(const void *const hw)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->NMICTRL.reg &= ~EIC_NMICTRL_NMIASYNCH;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_NMICTRL_NMIASYNCH_bit(const void *const hw)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->NMICTRL.reg ^= EIC_NMICTRL_NMIASYNCH;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_set_NMICTRL_NMISENSE_bf(const void *const hw, hri_eic_nmictrl_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->NMICTRL.reg |= EIC_NMICTRL_NMISENSE(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_nmictrl_reg_t hri_eic_get_NMICTRL_NMISENSE_bf(const void *const hw, hri_eic_nmictrl_reg_t mask)
{
uint8_t tmp;
tmp = ((Eic *)hw)->NMICTRL.reg;
tmp = (tmp & EIC_NMICTRL_NMISENSE(mask)) >> EIC_NMICTRL_NMISENSE_Pos;
return tmp;
}
static inline void hri_eic_write_NMICTRL_NMISENSE_bf(const void *const hw, hri_eic_nmictrl_reg_t data)
{
uint8_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->NMICTRL.reg;
tmp &= ~EIC_NMICTRL_NMISENSE_Msk;
tmp |= EIC_NMICTRL_NMISENSE(data);
((Eic *)hw)->NMICTRL.reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_NMICTRL_NMISENSE_bf(const void *const hw, hri_eic_nmictrl_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->NMICTRL.reg &= ~EIC_NMICTRL_NMISENSE(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_NMICTRL_NMISENSE_bf(const void *const hw, hri_eic_nmictrl_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->NMICTRL.reg ^= EIC_NMICTRL_NMISENSE(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_nmictrl_reg_t hri_eic_read_NMICTRL_NMISENSE_bf(const void *const hw)
{
uint8_t tmp;
tmp = ((Eic *)hw)->NMICTRL.reg;
tmp = (tmp & EIC_NMICTRL_NMISENSE_Msk) >> EIC_NMICTRL_NMISENSE_Pos;
return tmp;
}
static inline void hri_eic_set_NMICTRL_reg(const void *const hw, hri_eic_nmictrl_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->NMICTRL.reg |= mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_nmictrl_reg_t hri_eic_get_NMICTRL_reg(const void *const hw, hri_eic_nmictrl_reg_t mask)
{
uint8_t tmp;
tmp = ((Eic *)hw)->NMICTRL.reg;
tmp &= mask;
return tmp;
}
static inline void hri_eic_write_NMICTRL_reg(const void *const hw, hri_eic_nmictrl_reg_t data)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->NMICTRL.reg = data;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_NMICTRL_reg(const void *const hw, hri_eic_nmictrl_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->NMICTRL.reg &= ~mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_NMICTRL_reg(const void *const hw, hri_eic_nmictrl_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->NMICTRL.reg ^= mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_nmictrl_reg_t hri_eic_read_NMICTRL_reg(const void *const hw)
{
return ((Eic *)hw)->NMICTRL.reg;
}
static inline void hri_eic_set_EVCTRL_EXTINTEO_bf(const void *const hw, hri_eic_evctrl_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->EVCTRL.reg |= EIC_EVCTRL_EXTINTEO(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_evctrl_reg_t hri_eic_get_EVCTRL_EXTINTEO_bf(const void *const hw, hri_eic_evctrl_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->EVCTRL.reg;
tmp = (tmp & EIC_EVCTRL_EXTINTEO(mask)) >> EIC_EVCTRL_EXTINTEO_Pos;
return tmp;
}
static inline void hri_eic_write_EVCTRL_EXTINTEO_bf(const void *const hw, hri_eic_evctrl_reg_t data)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->EVCTRL.reg;
tmp &= ~EIC_EVCTRL_EXTINTEO_Msk;
tmp |= EIC_EVCTRL_EXTINTEO(data);
((Eic *)hw)->EVCTRL.reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_EVCTRL_EXTINTEO_bf(const void *const hw, hri_eic_evctrl_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->EVCTRL.reg &= ~EIC_EVCTRL_EXTINTEO(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_EVCTRL_EXTINTEO_bf(const void *const hw, hri_eic_evctrl_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->EVCTRL.reg ^= EIC_EVCTRL_EXTINTEO(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_evctrl_reg_t hri_eic_read_EVCTRL_EXTINTEO_bf(const void *const hw)
{
uint32_t tmp;
tmp = ((Eic *)hw)->EVCTRL.reg;
tmp = (tmp & EIC_EVCTRL_EXTINTEO_Msk) >> EIC_EVCTRL_EXTINTEO_Pos;
return tmp;
}
static inline void hri_eic_set_EVCTRL_reg(const void *const hw, hri_eic_evctrl_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->EVCTRL.reg |= mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_evctrl_reg_t hri_eic_get_EVCTRL_reg(const void *const hw, hri_eic_evctrl_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->EVCTRL.reg;
tmp &= mask;
return tmp;
}
static inline void hri_eic_write_EVCTRL_reg(const void *const hw, hri_eic_evctrl_reg_t data)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->EVCTRL.reg = data;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_EVCTRL_reg(const void *const hw, hri_eic_evctrl_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->EVCTRL.reg &= ~mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_EVCTRL_reg(const void *const hw, hri_eic_evctrl_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->EVCTRL.reg ^= mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_evctrl_reg_t hri_eic_read_EVCTRL_reg(const void *const hw)
{
return ((Eic *)hw)->EVCTRL.reg;
}
static inline void hri_eic_set_ASYNCH_ASYNCH_bf(const void *const hw, hri_eic_asynch_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->ASYNCH.reg |= EIC_ASYNCH_ASYNCH(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_asynch_reg_t hri_eic_get_ASYNCH_ASYNCH_bf(const void *const hw, hri_eic_asynch_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->ASYNCH.reg;
tmp = (tmp & EIC_ASYNCH_ASYNCH(mask)) >> EIC_ASYNCH_ASYNCH_Pos;
return tmp;
}
static inline void hri_eic_write_ASYNCH_ASYNCH_bf(const void *const hw, hri_eic_asynch_reg_t data)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->ASYNCH.reg;
tmp &= ~EIC_ASYNCH_ASYNCH_Msk;
tmp |= EIC_ASYNCH_ASYNCH(data);
((Eic *)hw)->ASYNCH.reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_ASYNCH_ASYNCH_bf(const void *const hw, hri_eic_asynch_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->ASYNCH.reg &= ~EIC_ASYNCH_ASYNCH(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_ASYNCH_ASYNCH_bf(const void *const hw, hri_eic_asynch_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->ASYNCH.reg ^= EIC_ASYNCH_ASYNCH(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_asynch_reg_t hri_eic_read_ASYNCH_ASYNCH_bf(const void *const hw)
{
uint32_t tmp;
tmp = ((Eic *)hw)->ASYNCH.reg;
tmp = (tmp & EIC_ASYNCH_ASYNCH_Msk) >> EIC_ASYNCH_ASYNCH_Pos;
return tmp;
}
static inline void hri_eic_set_ASYNCH_reg(const void *const hw, hri_eic_asynch_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->ASYNCH.reg |= mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_asynch_reg_t hri_eic_get_ASYNCH_reg(const void *const hw, hri_eic_asynch_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->ASYNCH.reg;
tmp &= mask;
return tmp;
}
static inline void hri_eic_write_ASYNCH_reg(const void *const hw, hri_eic_asynch_reg_t data)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->ASYNCH.reg = data;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_ASYNCH_reg(const void *const hw, hri_eic_asynch_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->ASYNCH.reg &= ~mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_ASYNCH_reg(const void *const hw, hri_eic_asynch_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->ASYNCH.reg ^= mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_asynch_reg_t hri_eic_read_ASYNCH_reg(const void *const hw)
{
return ((Eic *)hw)->ASYNCH.reg;
}
static inline void hri_eic_set_CONFIG_FILTEN0_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_FILTEN0;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_eic_get_CONFIG_FILTEN0_bit(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_FILTEN0) >> EIC_CONFIG_FILTEN0_Pos;
return (bool)tmp;
}
static inline void hri_eic_write_CONFIG_FILTEN0_bit(const void *const hw, uint8_t index, bool value)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_FILTEN0;
tmp |= value << EIC_CONFIG_FILTEN0_Pos;
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_FILTEN0_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_FILTEN0;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_FILTEN0_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_FILTEN0;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_set_CONFIG_FILTEN1_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_FILTEN1;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_eic_get_CONFIG_FILTEN1_bit(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_FILTEN1) >> EIC_CONFIG_FILTEN1_Pos;
return (bool)tmp;
}
static inline void hri_eic_write_CONFIG_FILTEN1_bit(const void *const hw, uint8_t index, bool value)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_FILTEN1;
tmp |= value << EIC_CONFIG_FILTEN1_Pos;
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_FILTEN1_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_FILTEN1;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_FILTEN1_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_FILTEN1;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_set_CONFIG_FILTEN2_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_FILTEN2;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_eic_get_CONFIG_FILTEN2_bit(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_FILTEN2) >> EIC_CONFIG_FILTEN2_Pos;
return (bool)tmp;
}
static inline void hri_eic_write_CONFIG_FILTEN2_bit(const void *const hw, uint8_t index, bool value)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_FILTEN2;
tmp |= value << EIC_CONFIG_FILTEN2_Pos;
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_FILTEN2_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_FILTEN2;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_FILTEN2_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_FILTEN2;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_set_CONFIG_FILTEN3_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_FILTEN3;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_eic_get_CONFIG_FILTEN3_bit(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_FILTEN3) >> EIC_CONFIG_FILTEN3_Pos;
return (bool)tmp;
}
static inline void hri_eic_write_CONFIG_FILTEN3_bit(const void *const hw, uint8_t index, bool value)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_FILTEN3;
tmp |= value << EIC_CONFIG_FILTEN3_Pos;
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_FILTEN3_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_FILTEN3;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_FILTEN3_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_FILTEN3;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_set_CONFIG_FILTEN4_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_FILTEN4;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_eic_get_CONFIG_FILTEN4_bit(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_FILTEN4) >> EIC_CONFIG_FILTEN4_Pos;
return (bool)tmp;
}
static inline void hri_eic_write_CONFIG_FILTEN4_bit(const void *const hw, uint8_t index, bool value)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_FILTEN4;
tmp |= value << EIC_CONFIG_FILTEN4_Pos;
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_FILTEN4_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_FILTEN4;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_FILTEN4_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_FILTEN4;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_set_CONFIG_FILTEN5_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_FILTEN5;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_eic_get_CONFIG_FILTEN5_bit(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_FILTEN5) >> EIC_CONFIG_FILTEN5_Pos;
return (bool)tmp;
}
static inline void hri_eic_write_CONFIG_FILTEN5_bit(const void *const hw, uint8_t index, bool value)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_FILTEN5;
tmp |= value << EIC_CONFIG_FILTEN5_Pos;
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_FILTEN5_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_FILTEN5;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_FILTEN5_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_FILTEN5;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_set_CONFIG_FILTEN6_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_FILTEN6;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_eic_get_CONFIG_FILTEN6_bit(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_FILTEN6) >> EIC_CONFIG_FILTEN6_Pos;
return (bool)tmp;
}
static inline void hri_eic_write_CONFIG_FILTEN6_bit(const void *const hw, uint8_t index, bool value)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_FILTEN6;
tmp |= value << EIC_CONFIG_FILTEN6_Pos;
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_FILTEN6_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_FILTEN6;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_FILTEN6_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_FILTEN6;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_set_CONFIG_FILTEN7_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_FILTEN7;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_eic_get_CONFIG_FILTEN7_bit(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_FILTEN7) >> EIC_CONFIG_FILTEN7_Pos;
return (bool)tmp;
}
static inline void hri_eic_write_CONFIG_FILTEN7_bit(const void *const hw, uint8_t index, bool value)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_FILTEN7;
tmp |= value << EIC_CONFIG_FILTEN7_Pos;
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_FILTEN7_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_FILTEN7;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_FILTEN7_bit(const void *const hw, uint8_t index)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_FILTEN7;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_set_CONFIG_SENSE0_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_SENSE0(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_get_CONFIG_SENSE0_bf(const void *const hw, uint8_t index,
hri_eic_config_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE0(mask)) >> EIC_CONFIG_SENSE0_Pos;
return tmp;
}
static inline void hri_eic_write_CONFIG_SENSE0_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t data)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_SENSE0_Msk;
tmp |= EIC_CONFIG_SENSE0(data);
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_SENSE0_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_SENSE0(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_SENSE0_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_SENSE0(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_read_CONFIG_SENSE0_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE0_Msk) >> EIC_CONFIG_SENSE0_Pos;
return tmp;
}
static inline void hri_eic_set_CONFIG_SENSE1_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_SENSE1(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_get_CONFIG_SENSE1_bf(const void *const hw, uint8_t index,
hri_eic_config_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE1(mask)) >> EIC_CONFIG_SENSE1_Pos;
return tmp;
}
static inline void hri_eic_write_CONFIG_SENSE1_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t data)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_SENSE1_Msk;
tmp |= EIC_CONFIG_SENSE1(data);
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_SENSE1_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_SENSE1(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_SENSE1_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_SENSE1(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_read_CONFIG_SENSE1_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE1_Msk) >> EIC_CONFIG_SENSE1_Pos;
return tmp;
}
static inline void hri_eic_set_CONFIG_SENSE2_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_SENSE2(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_get_CONFIG_SENSE2_bf(const void *const hw, uint8_t index,
hri_eic_config_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE2(mask)) >> EIC_CONFIG_SENSE2_Pos;
return tmp;
}
static inline void hri_eic_write_CONFIG_SENSE2_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t data)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_SENSE2_Msk;
tmp |= EIC_CONFIG_SENSE2(data);
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_SENSE2_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_SENSE2(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_SENSE2_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_SENSE2(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_read_CONFIG_SENSE2_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE2_Msk) >> EIC_CONFIG_SENSE2_Pos;
return tmp;
}
static inline void hri_eic_set_CONFIG_SENSE3_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_SENSE3(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_get_CONFIG_SENSE3_bf(const void *const hw, uint8_t index,
hri_eic_config_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE3(mask)) >> EIC_CONFIG_SENSE3_Pos;
return tmp;
}
static inline void hri_eic_write_CONFIG_SENSE3_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t data)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_SENSE3_Msk;
tmp |= EIC_CONFIG_SENSE3(data);
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_SENSE3_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_SENSE3(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_SENSE3_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_SENSE3(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_read_CONFIG_SENSE3_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE3_Msk) >> EIC_CONFIG_SENSE3_Pos;
return tmp;
}
static inline void hri_eic_set_CONFIG_SENSE4_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_SENSE4(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_get_CONFIG_SENSE4_bf(const void *const hw, uint8_t index,
hri_eic_config_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE4(mask)) >> EIC_CONFIG_SENSE4_Pos;
return tmp;
}
static inline void hri_eic_write_CONFIG_SENSE4_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t data)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_SENSE4_Msk;
tmp |= EIC_CONFIG_SENSE4(data);
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_SENSE4_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_SENSE4(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_SENSE4_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_SENSE4(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_read_CONFIG_SENSE4_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE4_Msk) >> EIC_CONFIG_SENSE4_Pos;
return tmp;
}
static inline void hri_eic_set_CONFIG_SENSE5_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_SENSE5(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_get_CONFIG_SENSE5_bf(const void *const hw, uint8_t index,
hri_eic_config_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE5(mask)) >> EIC_CONFIG_SENSE5_Pos;
return tmp;
}
static inline void hri_eic_write_CONFIG_SENSE5_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t data)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_SENSE5_Msk;
tmp |= EIC_CONFIG_SENSE5(data);
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_SENSE5_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_SENSE5(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_SENSE5_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_SENSE5(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_read_CONFIG_SENSE5_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE5_Msk) >> EIC_CONFIG_SENSE5_Pos;
return tmp;
}
static inline void hri_eic_set_CONFIG_SENSE6_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_SENSE6(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_get_CONFIG_SENSE6_bf(const void *const hw, uint8_t index,
hri_eic_config_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE6(mask)) >> EIC_CONFIG_SENSE6_Pos;
return tmp;
}
static inline void hri_eic_write_CONFIG_SENSE6_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t data)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_SENSE6_Msk;
tmp |= EIC_CONFIG_SENSE6(data);
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_SENSE6_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_SENSE6(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_SENSE6_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_SENSE6(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_read_CONFIG_SENSE6_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE6_Msk) >> EIC_CONFIG_SENSE6_Pos;
return tmp;
}
static inline void hri_eic_set_CONFIG_SENSE7_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= EIC_CONFIG_SENSE7(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_get_CONFIG_SENSE7_bf(const void *const hw, uint8_t index,
hri_eic_config_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE7(mask)) >> EIC_CONFIG_SENSE7_Pos;
return tmp;
}
static inline void hri_eic_write_CONFIG_SENSE7_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t data)
{
uint32_t tmp;
EIC_CRITICAL_SECTION_ENTER();
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= ~EIC_CONFIG_SENSE7_Msk;
tmp |= EIC_CONFIG_SENSE7(data);
((Eic *)hw)->CONFIG[index].reg = tmp;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_SENSE7_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~EIC_CONFIG_SENSE7(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_SENSE7_bf(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= EIC_CONFIG_SENSE7(mask);
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_read_CONFIG_SENSE7_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp = (tmp & EIC_CONFIG_SENSE7_Msk) >> EIC_CONFIG_SENSE7_Pos;
return tmp;
}
static inline void hri_eic_set_CONFIG_reg(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg |= mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_get_CONFIG_reg(const void *const hw, uint8_t index,
hri_eic_config_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->CONFIG[index].reg;
tmp &= mask;
return tmp;
}
static inline void hri_eic_write_CONFIG_reg(const void *const hw, uint8_t index, hri_eic_config_reg_t data)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg = data;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_clear_CONFIG_reg(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg &= ~mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_eic_toggle_CONFIG_reg(const void *const hw, uint8_t index, hri_eic_config_reg_t mask)
{
EIC_CRITICAL_SECTION_ENTER();
((Eic *)hw)->CONFIG[index].reg ^= mask;
EIC_CRITICAL_SECTION_LEAVE();
}
static inline hri_eic_config_reg_t hri_eic_read_CONFIG_reg(const void *const hw, uint8_t index)
{
return ((Eic *)hw)->CONFIG[index].reg;
}
static inline bool hri_eic_get_SYNCBUSY_SWRST_bit(const void *const hw)
{
return (((Eic *)hw)->SYNCBUSY.reg & EIC_SYNCBUSY_SWRST) >> EIC_SYNCBUSY_SWRST_Pos;
}
static inline bool hri_eic_get_SYNCBUSY_ENABLE_bit(const void *const hw)
{
return (((Eic *)hw)->SYNCBUSY.reg & EIC_SYNCBUSY_ENABLE) >> EIC_SYNCBUSY_ENABLE_Pos;
}
static inline hri_eic_syncbusy_reg_t hri_eic_get_SYNCBUSY_reg(const void *const hw, hri_eic_syncbusy_reg_t mask)
{
uint32_t tmp;
tmp = ((Eic *)hw)->SYNCBUSY.reg;
tmp &= mask;
return tmp;
}
static inline hri_eic_syncbusy_reg_t hri_eic_read_SYNCBUSY_reg(const void *const hw)
{
return ((Eic *)hw)->SYNCBUSY.reg;
}
#ifdef __cplusplus
}
#endif
#endif /* _HRI_EIC_L21_H_INCLUDED */
#endif /* _SAML21_EIC_COMPONENT_ */

Опубликовать ( 0 )

Вы можете оставить комментарий после Вход в систему

1
https://gitlife.ru/oschina-mirror/lupyuen-LoRaMac-node-nuttx.git
git@gitlife.ru:oschina-mirror/lupyuen-LoRaMac-node-nuttx.git
oschina-mirror
lupyuen-LoRaMac-node-nuttx
lupyuen-LoRaMac-node-nuttx
v4.5.0