1 В избранное 0 Ответвления 0

OSCHINA-MIRROR/lupyuen-LoRaMac-node-nuttx

Присоединиться к Gitlife
Откройте для себя и примите участие в публичных проектах с открытым исходным кодом с участием более 10 миллионов разработчиков. Приватные репозитории также полностью бесплатны :)
Присоединиться бесплатно
Клонировать/Скачать
hri_dac_l21.h 38 КБ
Копировать Редактировать Исходные данные Просмотреть построчно История
Miguel Luis Отправлено 7 лет назад 8f4693d
12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322
/**
* \file
*
* \brief SAM DAC
*
* Copyright (C) 2016 Atmel Corporation. All rights reserved.
*
* \asf_license_start
*
* \page License
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
*
* 1. Redistributions of source code must retain the above copyright notice,
* this list of conditions and the following disclaimer.
*
* 2. Redistributions in binary form must reproduce the above copyright notice,
* this list of conditions and the following disclaimer in the documentation
* and/or other materials provided with the distribution.
*
* 3. The name of Atmel may not be used to endorse or promote products derived
* from this software without specific prior written permission.
*
* 4. This software may only be redistributed and used in connection with an
* Atmel microcontroller product.
*
* THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR IMPLIED
* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
* EXPRESSLY AND SPECIFICALLY DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR
* ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
* STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*
* \asf_license_stop
*/
#ifdef _SAML21_DAC_COMPONENT_
#ifndef _HRI_DAC_L21_H_INCLUDED_
#define _HRI_DAC_L21_H_INCLUDED_
#ifdef __cplusplus
extern "C" {
#endif
#include <stdbool.h>
#include <hal_atomic.h>
#if defined(ENABLE_DAC_CRITICAL_SECTIONS)
#define DAC_CRITICAL_SECTION_ENTER() CRITICAL_SECTION_ENTER()
#define DAC_CRITICAL_SECTION_LEAVE() CRITICAL_SECTION_LEAVE()
#else
#define DAC_CRITICAL_SECTION_ENTER()
#define DAC_CRITICAL_SECTION_LEAVE()
#endif
typedef uint16_t hri_dac_dacctrl_reg_t;
typedef uint16_t hri_dac_data_reg_t;
typedef uint16_t hri_dac_databuf_reg_t;
typedef uint32_t hri_dac_syncbusy_reg_t;
typedef uint8_t hri_dac_ctrla_reg_t;
typedef uint8_t hri_dac_ctrlb_reg_t;
typedef uint8_t hri_dac_dbgctrl_reg_t;
typedef uint8_t hri_dac_evctrl_reg_t;
typedef uint8_t hri_dac_intenset_reg_t;
typedef uint8_t hri_dac_intflag_reg_t;
typedef uint8_t hri_dac_status_reg_t;
static inline void hri_dac_wait_for_sync(const void *const hw, hri_dac_syncbusy_reg_t reg)
{
while (((Dac *)hw)->SYNCBUSY.reg & reg) {
};
}
static inline bool hri_dac_is_syncing(const void *const hw, hri_dac_syncbusy_reg_t reg)
{
return ((Dac *)hw)->SYNCBUSY.reg & reg;
}
static inline void hri_dac_set_INTEN_UNDERRUN0_bit(const void *const hw)
{
((Dac *)hw)->INTENSET.reg = DAC_INTENSET_UNDERRUN0;
}
static inline bool hri_dac_get_INTEN_UNDERRUN0_bit(const void *const hw)
{
return (((Dac *)hw)->INTENSET.reg & DAC_INTENSET_UNDERRUN0) >> DAC_INTENSET_UNDERRUN0_Pos;
}
static inline void hri_dac_write_INTEN_UNDERRUN0_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Dac *)hw)->INTENCLR.reg = DAC_INTENSET_UNDERRUN0;
} else {
((Dac *)hw)->INTENSET.reg = DAC_INTENSET_UNDERRUN0;
}
}
static inline void hri_dac_clear_INTEN_UNDERRUN0_bit(const void *const hw)
{
((Dac *)hw)->INTENCLR.reg = DAC_INTENSET_UNDERRUN0;
}
static inline void hri_dac_set_INTEN_UNDERRUN1_bit(const void *const hw)
{
((Dac *)hw)->INTENSET.reg = DAC_INTENSET_UNDERRUN1;
}
static inline bool hri_dac_get_INTEN_UNDERRUN1_bit(const void *const hw)
{
return (((Dac *)hw)->INTENSET.reg & DAC_INTENSET_UNDERRUN1) >> DAC_INTENSET_UNDERRUN1_Pos;
}
static inline void hri_dac_write_INTEN_UNDERRUN1_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Dac *)hw)->INTENCLR.reg = DAC_INTENSET_UNDERRUN1;
} else {
((Dac *)hw)->INTENSET.reg = DAC_INTENSET_UNDERRUN1;
}
}
static inline void hri_dac_clear_INTEN_UNDERRUN1_bit(const void *const hw)
{
((Dac *)hw)->INTENCLR.reg = DAC_INTENSET_UNDERRUN1;
}
static inline void hri_dac_set_INTEN_EMPTY0_bit(const void *const hw)
{
((Dac *)hw)->INTENSET.reg = DAC_INTENSET_EMPTY0;
}
static inline bool hri_dac_get_INTEN_EMPTY0_bit(const void *const hw)
{
return (((Dac *)hw)->INTENSET.reg & DAC_INTENSET_EMPTY0) >> DAC_INTENSET_EMPTY0_Pos;
}
static inline void hri_dac_write_INTEN_EMPTY0_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Dac *)hw)->INTENCLR.reg = DAC_INTENSET_EMPTY0;
} else {
((Dac *)hw)->INTENSET.reg = DAC_INTENSET_EMPTY0;
}
}
static inline void hri_dac_clear_INTEN_EMPTY0_bit(const void *const hw)
{
((Dac *)hw)->INTENCLR.reg = DAC_INTENSET_EMPTY0;
}
static inline void hri_dac_set_INTEN_EMPTY1_bit(const void *const hw)
{
((Dac *)hw)->INTENSET.reg = DAC_INTENSET_EMPTY1;
}
static inline bool hri_dac_get_INTEN_EMPTY1_bit(const void *const hw)
{
return (((Dac *)hw)->INTENSET.reg & DAC_INTENSET_EMPTY1) >> DAC_INTENSET_EMPTY1_Pos;
}
static inline void hri_dac_write_INTEN_EMPTY1_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Dac *)hw)->INTENCLR.reg = DAC_INTENSET_EMPTY1;
} else {
((Dac *)hw)->INTENSET.reg = DAC_INTENSET_EMPTY1;
}
}
static inline void hri_dac_clear_INTEN_EMPTY1_bit(const void *const hw)
{
((Dac *)hw)->INTENCLR.reg = DAC_INTENSET_EMPTY1;
}
static inline void hri_dac_set_INTEN_reg(const void *const hw, hri_dac_intenset_reg_t mask)
{
((Dac *)hw)->INTENSET.reg = mask;
}
static inline hri_dac_intenset_reg_t hri_dac_get_INTEN_reg(const void *const hw, hri_dac_intenset_reg_t mask)
{
uint8_t tmp;
tmp = ((Dac *)hw)->INTENSET.reg;
tmp &= mask;
return tmp;
}
static inline hri_dac_intenset_reg_t hri_dac_read_INTEN_reg(const void *const hw)
{
return ((Dac *)hw)->INTENSET.reg;
}
static inline void hri_dac_write_INTEN_reg(const void *const hw, hri_dac_intenset_reg_t data)
{
((Dac *)hw)->INTENSET.reg = data;
((Dac *)hw)->INTENCLR.reg = ~data;
}
static inline void hri_dac_clear_INTEN_reg(const void *const hw, hri_dac_intenset_reg_t mask)
{
((Dac *)hw)->INTENCLR.reg = mask;
}
static inline bool hri_dac_get_INTFLAG_UNDERRUN0_bit(const void *const hw)
{
return (((Dac *)hw)->INTFLAG.reg & DAC_INTFLAG_UNDERRUN0) >> DAC_INTFLAG_UNDERRUN0_Pos;
}
static inline void hri_dac_clear_INTFLAG_UNDERRUN0_bit(const void *const hw)
{
((Dac *)hw)->INTFLAG.reg = DAC_INTFLAG_UNDERRUN0;
}
static inline bool hri_dac_get_INTFLAG_UNDERRUN1_bit(const void *const hw)
{
return (((Dac *)hw)->INTFLAG.reg & DAC_INTFLAG_UNDERRUN1) >> DAC_INTFLAG_UNDERRUN1_Pos;
}
static inline void hri_dac_clear_INTFLAG_UNDERRUN1_bit(const void *const hw)
{
((Dac *)hw)->INTFLAG.reg = DAC_INTFLAG_UNDERRUN1;
}
static inline bool hri_dac_get_INTFLAG_EMPTY0_bit(const void *const hw)
{
return (((Dac *)hw)->INTFLAG.reg & DAC_INTFLAG_EMPTY0) >> DAC_INTFLAG_EMPTY0_Pos;
}
static inline void hri_dac_clear_INTFLAG_EMPTY0_bit(const void *const hw)
{
((Dac *)hw)->INTFLAG.reg = DAC_INTFLAG_EMPTY0;
}
static inline bool hri_dac_get_INTFLAG_EMPTY1_bit(const void *const hw)
{
return (((Dac *)hw)->INTFLAG.reg & DAC_INTFLAG_EMPTY1) >> DAC_INTFLAG_EMPTY1_Pos;
}
static inline void hri_dac_clear_INTFLAG_EMPTY1_bit(const void *const hw)
{
((Dac *)hw)->INTFLAG.reg = DAC_INTFLAG_EMPTY1;
}
static inline bool hri_dac_get_interrupt_UNDERRUN0_bit(const void *const hw)
{
return (((Dac *)hw)->INTFLAG.reg & DAC_INTFLAG_UNDERRUN0) >> DAC_INTFLAG_UNDERRUN0_Pos;
}
static inline void hri_dac_clear_interrupt_UNDERRUN0_bit(const void *const hw)
{
((Dac *)hw)->INTFLAG.reg = DAC_INTFLAG_UNDERRUN0;
}
static inline bool hri_dac_get_interrupt_UNDERRUN1_bit(const void *const hw)
{
return (((Dac *)hw)->INTFLAG.reg & DAC_INTFLAG_UNDERRUN1) >> DAC_INTFLAG_UNDERRUN1_Pos;
}
static inline void hri_dac_clear_interrupt_UNDERRUN1_bit(const void *const hw)
{
((Dac *)hw)->INTFLAG.reg = DAC_INTFLAG_UNDERRUN1;
}
static inline bool hri_dac_get_interrupt_EMPTY0_bit(const void *const hw)
{
return (((Dac *)hw)->INTFLAG.reg & DAC_INTFLAG_EMPTY0) >> DAC_INTFLAG_EMPTY0_Pos;
}
static inline void hri_dac_clear_interrupt_EMPTY0_bit(const void *const hw)
{
((Dac *)hw)->INTFLAG.reg = DAC_INTFLAG_EMPTY0;
}
static inline bool hri_dac_get_interrupt_EMPTY1_bit(const void *const hw)
{
return (((Dac *)hw)->INTFLAG.reg & DAC_INTFLAG_EMPTY1) >> DAC_INTFLAG_EMPTY1_Pos;
}
static inline void hri_dac_clear_interrupt_EMPTY1_bit(const void *const hw)
{
((Dac *)hw)->INTFLAG.reg = DAC_INTFLAG_EMPTY1;
}
static inline hri_dac_intflag_reg_t hri_dac_get_INTFLAG_reg(const void *const hw, hri_dac_intflag_reg_t mask)
{
uint8_t tmp;
tmp = ((Dac *)hw)->INTFLAG.reg;
tmp &= mask;
return tmp;
}
static inline hri_dac_intflag_reg_t hri_dac_read_INTFLAG_reg(const void *const hw)
{
return ((Dac *)hw)->INTFLAG.reg;
}
static inline void hri_dac_clear_INTFLAG_reg(const void *const hw, hri_dac_intflag_reg_t mask)
{
((Dac *)hw)->INTFLAG.reg = mask;
}
static inline void hri_dac_write_DATA_reg(const void *const hw, uint8_t index, hri_dac_data_reg_t data)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->DATA[index].reg = data;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_write_DATABUF_reg(const void *const hw, uint8_t index, hri_dac_databuf_reg_t data)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->DATABUF[index].reg = data;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_CTRLA_SWRST_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_SWRST);
((Dac *)hw)->CTRLA.reg |= DAC_CTRLA_SWRST;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_CTRLA_SWRST_bit(const void *const hw)
{
uint8_t tmp;
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_SWRST);
tmp = ((Dac *)hw)->CTRLA.reg;
tmp = (tmp & DAC_CTRLA_SWRST) >> DAC_CTRLA_SWRST_Pos;
return (bool)tmp;
}
static inline void hri_dac_set_CTRLA_ENABLE_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_SWRST | DAC_SYNCBUSY_ENABLE);
((Dac *)hw)->CTRLA.reg |= DAC_CTRLA_ENABLE;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_CTRLA_ENABLE_bit(const void *const hw)
{
uint8_t tmp;
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_SWRST | DAC_SYNCBUSY_ENABLE);
tmp = ((Dac *)hw)->CTRLA.reg;
tmp = (tmp & DAC_CTRLA_ENABLE) >> DAC_CTRLA_ENABLE_Pos;
return (bool)tmp;
}
static inline void hri_dac_write_CTRLA_ENABLE_bit(const void *const hw, bool value)
{
uint8_t tmp;
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_SWRST | DAC_SYNCBUSY_ENABLE);
tmp = ((Dac *)hw)->CTRLA.reg;
tmp &= ~DAC_CTRLA_ENABLE;
tmp |= value << DAC_CTRLA_ENABLE_Pos;
((Dac *)hw)->CTRLA.reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_CTRLA_ENABLE_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_SWRST | DAC_SYNCBUSY_ENABLE);
((Dac *)hw)->CTRLA.reg &= ~DAC_CTRLA_ENABLE;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_CTRLA_ENABLE_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_SWRST | DAC_SYNCBUSY_ENABLE);
((Dac *)hw)->CTRLA.reg ^= DAC_CTRLA_ENABLE;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_CTRLA_reg(const void *const hw, hri_dac_ctrla_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLA.reg |= mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_ctrla_reg_t hri_dac_get_CTRLA_reg(const void *const hw, hri_dac_ctrla_reg_t mask)
{
uint8_t tmp;
tmp = ((Dac *)hw)->CTRLA.reg;
tmp &= mask;
return tmp;
}
static inline void hri_dac_write_CTRLA_reg(const void *const hw, hri_dac_ctrla_reg_t data)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLA.reg = data;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_CTRLA_reg(const void *const hw, hri_dac_ctrla_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLA.reg &= ~mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_CTRLA_reg(const void *const hw, hri_dac_ctrla_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLA.reg ^= mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_ctrla_reg_t hri_dac_read_CTRLA_reg(const void *const hw)
{
return ((Dac *)hw)->CTRLA.reg;
}
static inline void hri_dac_set_CTRLB_DIFF_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLB.reg |= DAC_CTRLB_DIFF;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_CTRLB_DIFF_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Dac *)hw)->CTRLB.reg;
tmp = (tmp & DAC_CTRLB_DIFF) >> DAC_CTRLB_DIFF_Pos;
return (bool)tmp;
}
static inline void hri_dac_write_CTRLB_DIFF_bit(const void *const hw, bool value)
{
uint8_t tmp;
DAC_CRITICAL_SECTION_ENTER();
tmp = ((Dac *)hw)->CTRLB.reg;
tmp &= ~DAC_CTRLB_DIFF;
tmp |= value << DAC_CTRLB_DIFF_Pos;
((Dac *)hw)->CTRLB.reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_CTRLB_DIFF_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLB.reg &= ~DAC_CTRLB_DIFF;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_CTRLB_DIFF_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLB.reg ^= DAC_CTRLB_DIFF;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_CTRLB_REFSEL_bf(const void *const hw, hri_dac_ctrlb_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLB.reg |= DAC_CTRLB_REFSEL(mask);
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_ctrlb_reg_t hri_dac_get_CTRLB_REFSEL_bf(const void *const hw, hri_dac_ctrlb_reg_t mask)
{
uint8_t tmp;
tmp = ((Dac *)hw)->CTRLB.reg;
tmp = (tmp & DAC_CTRLB_REFSEL(mask)) >> DAC_CTRLB_REFSEL_Pos;
return tmp;
}
static inline void hri_dac_write_CTRLB_REFSEL_bf(const void *const hw, hri_dac_ctrlb_reg_t data)
{
uint8_t tmp;
DAC_CRITICAL_SECTION_ENTER();
tmp = ((Dac *)hw)->CTRLB.reg;
tmp &= ~DAC_CTRLB_REFSEL_Msk;
tmp |= DAC_CTRLB_REFSEL(data);
((Dac *)hw)->CTRLB.reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_CTRLB_REFSEL_bf(const void *const hw, hri_dac_ctrlb_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLB.reg &= ~DAC_CTRLB_REFSEL(mask);
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_CTRLB_REFSEL_bf(const void *const hw, hri_dac_ctrlb_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLB.reg ^= DAC_CTRLB_REFSEL(mask);
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_ctrlb_reg_t hri_dac_read_CTRLB_REFSEL_bf(const void *const hw)
{
uint8_t tmp;
tmp = ((Dac *)hw)->CTRLB.reg;
tmp = (tmp & DAC_CTRLB_REFSEL_Msk) >> DAC_CTRLB_REFSEL_Pos;
return tmp;
}
static inline void hri_dac_set_CTRLB_reg(const void *const hw, hri_dac_ctrlb_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLB.reg |= mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_ctrlb_reg_t hri_dac_get_CTRLB_reg(const void *const hw, hri_dac_ctrlb_reg_t mask)
{
uint8_t tmp;
tmp = ((Dac *)hw)->CTRLB.reg;
tmp &= mask;
return tmp;
}
static inline void hri_dac_write_CTRLB_reg(const void *const hw, hri_dac_ctrlb_reg_t data)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLB.reg = data;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_CTRLB_reg(const void *const hw, hri_dac_ctrlb_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLB.reg &= ~mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_CTRLB_reg(const void *const hw, hri_dac_ctrlb_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->CTRLB.reg ^= mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_ctrlb_reg_t hri_dac_read_CTRLB_reg(const void *const hw)
{
return ((Dac *)hw)->CTRLB.reg;
}
static inline void hri_dac_set_EVCTRL_STARTEI0_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg |= DAC_EVCTRL_STARTEI0;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_EVCTRL_STARTEI0_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Dac *)hw)->EVCTRL.reg;
tmp = (tmp & DAC_EVCTRL_STARTEI0) >> DAC_EVCTRL_STARTEI0_Pos;
return (bool)tmp;
}
static inline void hri_dac_write_EVCTRL_STARTEI0_bit(const void *const hw, bool value)
{
uint8_t tmp;
DAC_CRITICAL_SECTION_ENTER();
tmp = ((Dac *)hw)->EVCTRL.reg;
tmp &= ~DAC_EVCTRL_STARTEI0;
tmp |= value << DAC_EVCTRL_STARTEI0_Pos;
((Dac *)hw)->EVCTRL.reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_EVCTRL_STARTEI0_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg &= ~DAC_EVCTRL_STARTEI0;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_EVCTRL_STARTEI0_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg ^= DAC_EVCTRL_STARTEI0;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_EVCTRL_STARTEI1_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg |= DAC_EVCTRL_STARTEI1;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_EVCTRL_STARTEI1_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Dac *)hw)->EVCTRL.reg;
tmp = (tmp & DAC_EVCTRL_STARTEI1) >> DAC_EVCTRL_STARTEI1_Pos;
return (bool)tmp;
}
static inline void hri_dac_write_EVCTRL_STARTEI1_bit(const void *const hw, bool value)
{
uint8_t tmp;
DAC_CRITICAL_SECTION_ENTER();
tmp = ((Dac *)hw)->EVCTRL.reg;
tmp &= ~DAC_EVCTRL_STARTEI1;
tmp |= value << DAC_EVCTRL_STARTEI1_Pos;
((Dac *)hw)->EVCTRL.reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_EVCTRL_STARTEI1_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg &= ~DAC_EVCTRL_STARTEI1;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_EVCTRL_STARTEI1_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg ^= DAC_EVCTRL_STARTEI1;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_EVCTRL_EMPTYEO0_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg |= DAC_EVCTRL_EMPTYEO0;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_EVCTRL_EMPTYEO0_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Dac *)hw)->EVCTRL.reg;
tmp = (tmp & DAC_EVCTRL_EMPTYEO0) >> DAC_EVCTRL_EMPTYEO0_Pos;
return (bool)tmp;
}
static inline void hri_dac_write_EVCTRL_EMPTYEO0_bit(const void *const hw, bool value)
{
uint8_t tmp;
DAC_CRITICAL_SECTION_ENTER();
tmp = ((Dac *)hw)->EVCTRL.reg;
tmp &= ~DAC_EVCTRL_EMPTYEO0;
tmp |= value << DAC_EVCTRL_EMPTYEO0_Pos;
((Dac *)hw)->EVCTRL.reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_EVCTRL_EMPTYEO0_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg &= ~DAC_EVCTRL_EMPTYEO0;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_EVCTRL_EMPTYEO0_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg ^= DAC_EVCTRL_EMPTYEO0;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_EVCTRL_EMPTYEO1_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg |= DAC_EVCTRL_EMPTYEO1;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_EVCTRL_EMPTYEO1_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Dac *)hw)->EVCTRL.reg;
tmp = (tmp & DAC_EVCTRL_EMPTYEO1) >> DAC_EVCTRL_EMPTYEO1_Pos;
return (bool)tmp;
}
static inline void hri_dac_write_EVCTRL_EMPTYEO1_bit(const void *const hw, bool value)
{
uint8_t tmp;
DAC_CRITICAL_SECTION_ENTER();
tmp = ((Dac *)hw)->EVCTRL.reg;
tmp &= ~DAC_EVCTRL_EMPTYEO1;
tmp |= value << DAC_EVCTRL_EMPTYEO1_Pos;
((Dac *)hw)->EVCTRL.reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_EVCTRL_EMPTYEO1_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg &= ~DAC_EVCTRL_EMPTYEO1;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_EVCTRL_EMPTYEO1_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg ^= DAC_EVCTRL_EMPTYEO1;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_EVCTRL_INVEI0_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg |= DAC_EVCTRL_INVEI0;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_EVCTRL_INVEI0_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Dac *)hw)->EVCTRL.reg;
tmp = (tmp & DAC_EVCTRL_INVEI0) >> DAC_EVCTRL_INVEI0_Pos;
return (bool)tmp;
}
static inline void hri_dac_write_EVCTRL_INVEI0_bit(const void *const hw, bool value)
{
uint8_t tmp;
DAC_CRITICAL_SECTION_ENTER();
tmp = ((Dac *)hw)->EVCTRL.reg;
tmp &= ~DAC_EVCTRL_INVEI0;
tmp |= value << DAC_EVCTRL_INVEI0_Pos;
((Dac *)hw)->EVCTRL.reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_EVCTRL_INVEI0_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg &= ~DAC_EVCTRL_INVEI0;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_EVCTRL_INVEI0_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg ^= DAC_EVCTRL_INVEI0;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_EVCTRL_INVEI1_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg |= DAC_EVCTRL_INVEI1;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_EVCTRL_INVEI1_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Dac *)hw)->EVCTRL.reg;
tmp = (tmp & DAC_EVCTRL_INVEI1) >> DAC_EVCTRL_INVEI1_Pos;
return (bool)tmp;
}
static inline void hri_dac_write_EVCTRL_INVEI1_bit(const void *const hw, bool value)
{
uint8_t tmp;
DAC_CRITICAL_SECTION_ENTER();
tmp = ((Dac *)hw)->EVCTRL.reg;
tmp &= ~DAC_EVCTRL_INVEI1;
tmp |= value << DAC_EVCTRL_INVEI1_Pos;
((Dac *)hw)->EVCTRL.reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_EVCTRL_INVEI1_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg &= ~DAC_EVCTRL_INVEI1;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_EVCTRL_INVEI1_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg ^= DAC_EVCTRL_INVEI1;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_EVCTRL_reg(const void *const hw, hri_dac_evctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg |= mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_evctrl_reg_t hri_dac_get_EVCTRL_reg(const void *const hw, hri_dac_evctrl_reg_t mask)
{
uint8_t tmp;
tmp = ((Dac *)hw)->EVCTRL.reg;
tmp &= mask;
return tmp;
}
static inline void hri_dac_write_EVCTRL_reg(const void *const hw, hri_dac_evctrl_reg_t data)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg = data;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_EVCTRL_reg(const void *const hw, hri_dac_evctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg &= ~mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_EVCTRL_reg(const void *const hw, hri_dac_evctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->EVCTRL.reg ^= mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_evctrl_reg_t hri_dac_read_EVCTRL_reg(const void *const hw)
{
return ((Dac *)hw)->EVCTRL.reg;
}
static inline void hri_dac_set_DACCTRL_LEFTADJ_bit(const void *const hw, uint8_t index)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg |= DAC_DACCTRL_LEFTADJ;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_DACCTRL_LEFTADJ_bit(const void *const hw, uint8_t index)
{
uint16_t tmp;
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp = (tmp & DAC_DACCTRL_LEFTADJ) >> DAC_DACCTRL_LEFTADJ_Pos;
return (bool)tmp;
}
static inline void hri_dac_write_DACCTRL_LEFTADJ_bit(const void *const hw, uint8_t index, bool value)
{
uint16_t tmp;
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp &= ~DAC_DACCTRL_LEFTADJ;
tmp |= value << DAC_DACCTRL_LEFTADJ_Pos;
((Dac *)hw)->DACCTRL[index].reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_DACCTRL_LEFTADJ_bit(const void *const hw, uint8_t index)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg &= ~DAC_DACCTRL_LEFTADJ;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_DACCTRL_LEFTADJ_bit(const void *const hw, uint8_t index)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg ^= DAC_DACCTRL_LEFTADJ;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_DACCTRL_ENABLE_bit(const void *const hw, uint8_t index)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_ENABLE);
((Dac *)hw)->DACCTRL[index].reg |= DAC_DACCTRL_ENABLE;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_DACCTRL_ENABLE_bit(const void *const hw, uint8_t index)
{
uint16_t tmp;
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_ENABLE);
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp = (tmp & DAC_DACCTRL_ENABLE) >> DAC_DACCTRL_ENABLE_Pos;
return (bool)tmp;
}
static inline void hri_dac_write_DACCTRL_ENABLE_bit(const void *const hw, uint8_t index, bool value)
{
uint16_t tmp;
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_ENABLE);
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp &= ~DAC_DACCTRL_ENABLE;
tmp |= value << DAC_DACCTRL_ENABLE_Pos;
((Dac *)hw)->DACCTRL[index].reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_DACCTRL_ENABLE_bit(const void *const hw, uint8_t index)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_ENABLE);
((Dac *)hw)->DACCTRL[index].reg &= ~DAC_DACCTRL_ENABLE;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_DACCTRL_ENABLE_bit(const void *const hw, uint8_t index)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_ENABLE);
((Dac *)hw)->DACCTRL[index].reg ^= DAC_DACCTRL_ENABLE;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_DACCTRL_RUNSTDBY_bit(const void *const hw, uint8_t index)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg |= DAC_DACCTRL_RUNSTDBY;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_DACCTRL_RUNSTDBY_bit(const void *const hw, uint8_t index)
{
uint16_t tmp;
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp = (tmp & DAC_DACCTRL_RUNSTDBY) >> DAC_DACCTRL_RUNSTDBY_Pos;
return (bool)tmp;
}
static inline void hri_dac_write_DACCTRL_RUNSTDBY_bit(const void *const hw, uint8_t index, bool value)
{
uint16_t tmp;
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp &= ~DAC_DACCTRL_RUNSTDBY;
tmp |= value << DAC_DACCTRL_RUNSTDBY_Pos;
((Dac *)hw)->DACCTRL[index].reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_DACCTRL_RUNSTDBY_bit(const void *const hw, uint8_t index)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg &= ~DAC_DACCTRL_RUNSTDBY;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_DACCTRL_RUNSTDBY_bit(const void *const hw, uint8_t index)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg ^= DAC_DACCTRL_RUNSTDBY;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_DACCTRL_DITHER_bit(const void *const hw, uint8_t index)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg |= DAC_DACCTRL_DITHER;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_DACCTRL_DITHER_bit(const void *const hw, uint8_t index)
{
uint16_t tmp;
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp = (tmp & DAC_DACCTRL_DITHER) >> DAC_DACCTRL_DITHER_Pos;
return (bool)tmp;
}
static inline void hri_dac_write_DACCTRL_DITHER_bit(const void *const hw, uint8_t index, bool value)
{
uint16_t tmp;
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp &= ~DAC_DACCTRL_DITHER;
tmp |= value << DAC_DACCTRL_DITHER_Pos;
((Dac *)hw)->DACCTRL[index].reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_DACCTRL_DITHER_bit(const void *const hw, uint8_t index)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg &= ~DAC_DACCTRL_DITHER;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_DACCTRL_DITHER_bit(const void *const hw, uint8_t index)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg ^= DAC_DACCTRL_DITHER;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_DACCTRL_CCTRL_bf(const void *const hw, uint8_t index, hri_dac_dacctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg |= DAC_DACCTRL_CCTRL(mask);
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_dacctrl_reg_t hri_dac_get_DACCTRL_CCTRL_bf(const void *const hw, uint8_t index,
hri_dac_dacctrl_reg_t mask)
{
uint16_t tmp;
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp = (tmp & DAC_DACCTRL_CCTRL(mask)) >> DAC_DACCTRL_CCTRL_Pos;
return tmp;
}
static inline void hri_dac_write_DACCTRL_CCTRL_bf(const void *const hw, uint8_t index, hri_dac_dacctrl_reg_t data)
{
uint16_t tmp;
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp &= ~DAC_DACCTRL_CCTRL_Msk;
tmp |= DAC_DACCTRL_CCTRL(data);
((Dac *)hw)->DACCTRL[index].reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_DACCTRL_CCTRL_bf(const void *const hw, uint8_t index, hri_dac_dacctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg &= ~DAC_DACCTRL_CCTRL(mask);
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_DACCTRL_CCTRL_bf(const void *const hw, uint8_t index, hri_dac_dacctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg ^= DAC_DACCTRL_CCTRL(mask);
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_dacctrl_reg_t hri_dac_read_DACCTRL_CCTRL_bf(const void *const hw, uint8_t index)
{
uint16_t tmp;
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp = (tmp & DAC_DACCTRL_CCTRL_Msk) >> DAC_DACCTRL_CCTRL_Pos;
return tmp;
}
static inline void hri_dac_set_DACCTRL_REFRESH_bf(const void *const hw, uint8_t index, hri_dac_dacctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg |= DAC_DACCTRL_REFRESH(mask);
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_dacctrl_reg_t hri_dac_get_DACCTRL_REFRESH_bf(const void *const hw, uint8_t index,
hri_dac_dacctrl_reg_t mask)
{
uint16_t tmp;
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp = (tmp & DAC_DACCTRL_REFRESH(mask)) >> DAC_DACCTRL_REFRESH_Pos;
return tmp;
}
static inline void hri_dac_write_DACCTRL_REFRESH_bf(const void *const hw, uint8_t index, hri_dac_dacctrl_reg_t data)
{
uint16_t tmp;
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp &= ~DAC_DACCTRL_REFRESH_Msk;
tmp |= DAC_DACCTRL_REFRESH(data);
((Dac *)hw)->DACCTRL[index].reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_DACCTRL_REFRESH_bf(const void *const hw, uint8_t index, hri_dac_dacctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg &= ~DAC_DACCTRL_REFRESH(mask);
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_DACCTRL_REFRESH_bf(const void *const hw, uint8_t index, hri_dac_dacctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
hri_dac_wait_for_sync(hw, DAC_SYNCBUSY_MASK);
((Dac *)hw)->DACCTRL[index].reg ^= DAC_DACCTRL_REFRESH(mask);
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_dacctrl_reg_t hri_dac_read_DACCTRL_REFRESH_bf(const void *const hw, uint8_t index)
{
uint16_t tmp;
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp = (tmp & DAC_DACCTRL_REFRESH_Msk) >> DAC_DACCTRL_REFRESH_Pos;
return tmp;
}
static inline void hri_dac_set_DACCTRL_reg(const void *const hw, uint8_t index, hri_dac_dacctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->DACCTRL[index].reg |= mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_dacctrl_reg_t hri_dac_get_DACCTRL_reg(const void *const hw, uint8_t index,
hri_dac_dacctrl_reg_t mask)
{
uint16_t tmp;
tmp = ((Dac *)hw)->DACCTRL[index].reg;
tmp &= mask;
return tmp;
}
static inline void hri_dac_write_DACCTRL_reg(const void *const hw, uint8_t index, hri_dac_dacctrl_reg_t data)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->DACCTRL[index].reg = data;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_DACCTRL_reg(const void *const hw, uint8_t index, hri_dac_dacctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->DACCTRL[index].reg &= ~mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_DACCTRL_reg(const void *const hw, uint8_t index, hri_dac_dacctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->DACCTRL[index].reg ^= mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_dacctrl_reg_t hri_dac_read_DACCTRL_reg(const void *const hw, uint8_t index)
{
return ((Dac *)hw)->DACCTRL[index].reg;
}
static inline void hri_dac_set_DBGCTRL_DBGRUN_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->DBGCTRL.reg |= DAC_DBGCTRL_DBGRUN;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_dac_get_DBGCTRL_DBGRUN_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Dac *)hw)->DBGCTRL.reg;
tmp = (tmp & DAC_DBGCTRL_DBGRUN) >> DAC_DBGCTRL_DBGRUN_Pos;
return (bool)tmp;
}
static inline void hri_dac_write_DBGCTRL_DBGRUN_bit(const void *const hw, bool value)
{
uint8_t tmp;
DAC_CRITICAL_SECTION_ENTER();
tmp = ((Dac *)hw)->DBGCTRL.reg;
tmp &= ~DAC_DBGCTRL_DBGRUN;
tmp |= value << DAC_DBGCTRL_DBGRUN_Pos;
((Dac *)hw)->DBGCTRL.reg = tmp;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_DBGCTRL_DBGRUN_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->DBGCTRL.reg &= ~DAC_DBGCTRL_DBGRUN;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_DBGCTRL_DBGRUN_bit(const void *const hw)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->DBGCTRL.reg ^= DAC_DBGCTRL_DBGRUN;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_set_DBGCTRL_reg(const void *const hw, hri_dac_dbgctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->DBGCTRL.reg |= mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_dbgctrl_reg_t hri_dac_get_DBGCTRL_reg(const void *const hw, hri_dac_dbgctrl_reg_t mask)
{
uint8_t tmp;
tmp = ((Dac *)hw)->DBGCTRL.reg;
tmp &= mask;
return tmp;
}
static inline void hri_dac_write_DBGCTRL_reg(const void *const hw, hri_dac_dbgctrl_reg_t data)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->DBGCTRL.reg = data;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_clear_DBGCTRL_reg(const void *const hw, hri_dac_dbgctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->DBGCTRL.reg &= ~mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_dac_toggle_DBGCTRL_reg(const void *const hw, hri_dac_dbgctrl_reg_t mask)
{
DAC_CRITICAL_SECTION_ENTER();
((Dac *)hw)->DBGCTRL.reg ^= mask;
DAC_CRITICAL_SECTION_LEAVE();
}
static inline hri_dac_dbgctrl_reg_t hri_dac_read_DBGCTRL_reg(const void *const hw)
{
return ((Dac *)hw)->DBGCTRL.reg;
}
static inline bool hri_dac_get_STATUS_READY0_bit(const void *const hw)
{
return (((Dac *)hw)->STATUS.reg & DAC_STATUS_READY0) >> DAC_STATUS_READY0_Pos;
}
static inline bool hri_dac_get_STATUS_READY1_bit(const void *const hw)
{
return (((Dac *)hw)->STATUS.reg & DAC_STATUS_READY1) >> DAC_STATUS_READY1_Pos;
}
static inline bool hri_dac_get_STATUS_EOC0_bit(const void *const hw)
{
return (((Dac *)hw)->STATUS.reg & DAC_STATUS_EOC0) >> DAC_STATUS_EOC0_Pos;
}
static inline bool hri_dac_get_STATUS_EOC1_bit(const void *const hw)
{
return (((Dac *)hw)->STATUS.reg & DAC_STATUS_EOC1) >> DAC_STATUS_EOC1_Pos;
}
static inline hri_dac_status_reg_t hri_dac_get_STATUS_reg(const void *const hw, hri_dac_status_reg_t mask)
{
uint8_t tmp;
tmp = ((Dac *)hw)->STATUS.reg;
tmp &= mask;
return tmp;
}
static inline hri_dac_status_reg_t hri_dac_read_STATUS_reg(const void *const hw)
{
return ((Dac *)hw)->STATUS.reg;
}
static inline bool hri_dac_get_SYNCBUSY_SWRST_bit(const void *const hw)
{
return (((Dac *)hw)->SYNCBUSY.reg & DAC_SYNCBUSY_SWRST) >> DAC_SYNCBUSY_SWRST_Pos;
}
static inline bool hri_dac_get_SYNCBUSY_ENABLE_bit(const void *const hw)
{
return (((Dac *)hw)->SYNCBUSY.reg & DAC_SYNCBUSY_ENABLE) >> DAC_SYNCBUSY_ENABLE_Pos;
}
static inline bool hri_dac_get_SYNCBUSY_DATA0_bit(const void *const hw)
{
return (((Dac *)hw)->SYNCBUSY.reg & DAC_SYNCBUSY_DATA0) >> DAC_SYNCBUSY_DATA0_Pos;
}
static inline bool hri_dac_get_SYNCBUSY_DATA1_bit(const void *const hw)
{
return (((Dac *)hw)->SYNCBUSY.reg & DAC_SYNCBUSY_DATA1) >> DAC_SYNCBUSY_DATA1_Pos;
}
static inline bool hri_dac_get_SYNCBUSY_DATABUF0_bit(const void *const hw)
{
return (((Dac *)hw)->SYNCBUSY.reg & DAC_SYNCBUSY_DATABUF0) >> DAC_SYNCBUSY_DATABUF0_Pos;
}
static inline bool hri_dac_get_SYNCBUSY_DATABUF1_bit(const void *const hw)
{
return (((Dac *)hw)->SYNCBUSY.reg & DAC_SYNCBUSY_DATABUF1) >> DAC_SYNCBUSY_DATABUF1_Pos;
}
static inline hri_dac_syncbusy_reg_t hri_dac_get_SYNCBUSY_reg(const void *const hw, hri_dac_syncbusy_reg_t mask)
{
uint32_t tmp;
tmp = ((Dac *)hw)->SYNCBUSY.reg;
tmp &= mask;
return tmp;
}
static inline hri_dac_syncbusy_reg_t hri_dac_read_SYNCBUSY_reg(const void *const hw)
{
return ((Dac *)hw)->SYNCBUSY.reg;
}
#ifdef __cplusplus
}
#endif
#endif /* _HRI_DAC_L21_H_INCLUDED */
#endif /* _SAML21_DAC_COMPONENT_ */

Опубликовать ( 0 )

Вы можете оставить комментарий после Вход в систему

1
https://gitlife.ru/oschina-mirror/lupyuen-LoRaMac-node-nuttx.git
git@gitlife.ru:oschina-mirror/lupyuen-LoRaMac-node-nuttx.git
oschina-mirror
lupyuen-LoRaMac-node-nuttx
lupyuen-LoRaMac-node-nuttx
v4.5.0