1 В избранное 0 Ответвления 0

OSCHINA-MIRROR/lupyuen-LoRaMac-node-nuttx

Присоединиться к Gitlife
Откройте для себя и примите участие в публичных проектах с открытым исходным кодом с участием более 10 миллионов разработчиков. Приватные репозитории также полностью бесплатны :)
Присоединиться бесплатно
Клонировать/Скачать
hri_ac_l21.h 50 КБ
Копировать Редактировать Исходные данные Просмотреть построчно История
Miguel Luis Отправлено 7 лет назад 8f4693d
123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737
/**
* \file
*
* \brief SAM AC
*
* Copyright (C) 2016 Atmel Corporation. All rights reserved.
*
* \asf_license_start
*
* \page License
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
*
* 1. Redistributions of source code must retain the above copyright notice,
* this list of conditions and the following disclaimer.
*
* 2. Redistributions in binary form must reproduce the above copyright notice,
* this list of conditions and the following disclaimer in the documentation
* and/or other materials provided with the distribution.
*
* 3. The name of Atmel may not be used to endorse or promote products derived
* from this software without specific prior written permission.
*
* 4. This software may only be redistributed and used in connection with an
* Atmel microcontroller product.
*
* THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR IMPLIED
* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
* EXPRESSLY AND SPECIFICALLY DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR
* ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
* STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*
* \asf_license_stop
*/
#ifdef _SAML21_AC_COMPONENT_
#ifndef _HRI_AC_L21_H_INCLUDED_
#define _HRI_AC_L21_H_INCLUDED_
#ifdef __cplusplus
extern "C" {
#endif
#include <stdbool.h>
#include <hal_atomic.h>
#if defined(ENABLE_AC_CRITICAL_SECTIONS)
#define AC_CRITICAL_SECTION_ENTER() CRITICAL_SECTION_ENTER()
#define AC_CRITICAL_SECTION_LEAVE() CRITICAL_SECTION_LEAVE()
#else
#define AC_CRITICAL_SECTION_ENTER()
#define AC_CRITICAL_SECTION_LEAVE()
#endif
typedef uint16_t hri_ac_evctrl_reg_t;
typedef uint32_t hri_ac_compctrl_reg_t;
typedef uint32_t hri_ac_syncbusy_reg_t;
typedef uint8_t hri_ac_ctrla_reg_t;
typedef uint8_t hri_ac_ctrlb_reg_t;
typedef uint8_t hri_ac_dbgctrl_reg_t;
typedef uint8_t hri_ac_intenset_reg_t;
typedef uint8_t hri_ac_intflag_reg_t;
typedef uint8_t hri_ac_scaler_reg_t;
typedef uint8_t hri_ac_statusa_reg_t;
typedef uint8_t hri_ac_statusb_reg_t;
typedef uint8_t hri_ac_winctrl_reg_t;
static inline void hri_ac_wait_for_sync(const void *const hw, hri_ac_syncbusy_reg_t reg)
{
while (((Ac *)hw)->SYNCBUSY.reg & reg) {
};
}
static inline bool hri_ac_is_syncing(const void *const hw, hri_ac_syncbusy_reg_t reg)
{
return ((Ac *)hw)->SYNCBUSY.reg & reg;
}
static inline void hri_ac_set_INTEN_COMP0_bit(const void *const hw)
{
((Ac *)hw)->INTENSET.reg = AC_INTENSET_COMP0;
}
static inline bool hri_ac_get_INTEN_COMP0_bit(const void *const hw)
{
return (((Ac *)hw)->INTENSET.reg & AC_INTENSET_COMP0) >> AC_INTENSET_COMP0_Pos;
}
static inline void hri_ac_write_INTEN_COMP0_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Ac *)hw)->INTENCLR.reg = AC_INTENSET_COMP0;
} else {
((Ac *)hw)->INTENSET.reg = AC_INTENSET_COMP0;
}
}
static inline void hri_ac_clear_INTEN_COMP0_bit(const void *const hw)
{
((Ac *)hw)->INTENCLR.reg = AC_INTENSET_COMP0;
}
static inline void hri_ac_set_INTEN_COMP1_bit(const void *const hw)
{
((Ac *)hw)->INTENSET.reg = AC_INTENSET_COMP1;
}
static inline bool hri_ac_get_INTEN_COMP1_bit(const void *const hw)
{
return (((Ac *)hw)->INTENSET.reg & AC_INTENSET_COMP1) >> AC_INTENSET_COMP1_Pos;
}
static inline void hri_ac_write_INTEN_COMP1_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Ac *)hw)->INTENCLR.reg = AC_INTENSET_COMP1;
} else {
((Ac *)hw)->INTENSET.reg = AC_INTENSET_COMP1;
}
}
static inline void hri_ac_clear_INTEN_COMP1_bit(const void *const hw)
{
((Ac *)hw)->INTENCLR.reg = AC_INTENSET_COMP1;
}
static inline void hri_ac_set_INTEN_WIN0_bit(const void *const hw)
{
((Ac *)hw)->INTENSET.reg = AC_INTENSET_WIN0;
}
static inline bool hri_ac_get_INTEN_WIN0_bit(const void *const hw)
{
return (((Ac *)hw)->INTENSET.reg & AC_INTENSET_WIN0) >> AC_INTENSET_WIN0_Pos;
}
static inline void hri_ac_write_INTEN_WIN0_bit(const void *const hw, bool value)
{
if (value == 0x0) {
((Ac *)hw)->INTENCLR.reg = AC_INTENSET_WIN0;
} else {
((Ac *)hw)->INTENSET.reg = AC_INTENSET_WIN0;
}
}
static inline void hri_ac_clear_INTEN_WIN0_bit(const void *const hw)
{
((Ac *)hw)->INTENCLR.reg = AC_INTENSET_WIN0;
}
static inline void hri_ac_set_INTEN_reg(const void *const hw, hri_ac_intenset_reg_t mask)
{
((Ac *)hw)->INTENSET.reg = mask;
}
static inline hri_ac_intenset_reg_t hri_ac_get_INTEN_reg(const void *const hw, hri_ac_intenset_reg_t mask)
{
uint8_t tmp;
tmp = ((Ac *)hw)->INTENSET.reg;
tmp &= mask;
return tmp;
}
static inline hri_ac_intenset_reg_t hri_ac_read_INTEN_reg(const void *const hw)
{
return ((Ac *)hw)->INTENSET.reg;
}
static inline void hri_ac_write_INTEN_reg(const void *const hw, hri_ac_intenset_reg_t data)
{
((Ac *)hw)->INTENSET.reg = data;
((Ac *)hw)->INTENCLR.reg = ~data;
}
static inline void hri_ac_clear_INTEN_reg(const void *const hw, hri_ac_intenset_reg_t mask)
{
((Ac *)hw)->INTENCLR.reg = mask;
}
static inline bool hri_ac_get_INTFLAG_COMP0_bit(const void *const hw)
{
return (((Ac *)hw)->INTFLAG.reg & AC_INTFLAG_COMP0) >> AC_INTFLAG_COMP0_Pos;
}
static inline void hri_ac_clear_INTFLAG_COMP0_bit(const void *const hw)
{
((Ac *)hw)->INTFLAG.reg = AC_INTFLAG_COMP0;
}
static inline bool hri_ac_get_INTFLAG_COMP1_bit(const void *const hw)
{
return (((Ac *)hw)->INTFLAG.reg & AC_INTFLAG_COMP1) >> AC_INTFLAG_COMP1_Pos;
}
static inline void hri_ac_clear_INTFLAG_COMP1_bit(const void *const hw)
{
((Ac *)hw)->INTFLAG.reg = AC_INTFLAG_COMP1;
}
static inline bool hri_ac_get_INTFLAG_WIN0_bit(const void *const hw)
{
return (((Ac *)hw)->INTFLAG.reg & AC_INTFLAG_WIN0) >> AC_INTFLAG_WIN0_Pos;
}
static inline void hri_ac_clear_INTFLAG_WIN0_bit(const void *const hw)
{
((Ac *)hw)->INTFLAG.reg = AC_INTFLAG_WIN0;
}
static inline bool hri_ac_get_interrupt_COMP0_bit(const void *const hw)
{
return (((Ac *)hw)->INTFLAG.reg & AC_INTFLAG_COMP0) >> AC_INTFLAG_COMP0_Pos;
}
static inline void hri_ac_clear_interrupt_COMP0_bit(const void *const hw)
{
((Ac *)hw)->INTFLAG.reg = AC_INTFLAG_COMP0;
}
static inline bool hri_ac_get_interrupt_COMP1_bit(const void *const hw)
{
return (((Ac *)hw)->INTFLAG.reg & AC_INTFLAG_COMP1) >> AC_INTFLAG_COMP1_Pos;
}
static inline void hri_ac_clear_interrupt_COMP1_bit(const void *const hw)
{
((Ac *)hw)->INTFLAG.reg = AC_INTFLAG_COMP1;
}
static inline bool hri_ac_get_interrupt_WIN0_bit(const void *const hw)
{
return (((Ac *)hw)->INTFLAG.reg & AC_INTFLAG_WIN0) >> AC_INTFLAG_WIN0_Pos;
}
static inline void hri_ac_clear_interrupt_WIN0_bit(const void *const hw)
{
((Ac *)hw)->INTFLAG.reg = AC_INTFLAG_WIN0;
}
static inline hri_ac_intflag_reg_t hri_ac_get_INTFLAG_reg(const void *const hw, hri_ac_intflag_reg_t mask)
{
uint8_t tmp;
tmp = ((Ac *)hw)->INTFLAG.reg;
tmp &= mask;
return tmp;
}
static inline hri_ac_intflag_reg_t hri_ac_read_INTFLAG_reg(const void *const hw)
{
return ((Ac *)hw)->INTFLAG.reg;
}
static inline void hri_ac_clear_INTFLAG_reg(const void *const hw, hri_ac_intflag_reg_t mask)
{
((Ac *)hw)->INTFLAG.reg = mask;
}
static inline void hri_ac_write_CTRLB_reg(const void *const hw, hri_ac_ctrlb_reg_t data)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->CTRLB.reg = data;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_CTRLA_SWRST_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_SWRST);
((Ac *)hw)->CTRLA.reg |= AC_CTRLA_SWRST;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_CTRLA_SWRST_bit(const void *const hw)
{
uint8_t tmp;
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_SWRST);
tmp = ((Ac *)hw)->CTRLA.reg;
tmp = (tmp & AC_CTRLA_SWRST) >> AC_CTRLA_SWRST_Pos;
return (bool)tmp;
}
static inline void hri_ac_set_CTRLA_ENABLE_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_SWRST | AC_SYNCBUSY_ENABLE);
((Ac *)hw)->CTRLA.reg |= AC_CTRLA_ENABLE;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_CTRLA_ENABLE_bit(const void *const hw)
{
uint8_t tmp;
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_SWRST | AC_SYNCBUSY_ENABLE);
tmp = ((Ac *)hw)->CTRLA.reg;
tmp = (tmp & AC_CTRLA_ENABLE) >> AC_CTRLA_ENABLE_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_CTRLA_ENABLE_bit(const void *const hw, bool value)
{
uint8_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_SWRST | AC_SYNCBUSY_ENABLE);
tmp = ((Ac *)hw)->CTRLA.reg;
tmp &= ~AC_CTRLA_ENABLE;
tmp |= value << AC_CTRLA_ENABLE_Pos;
((Ac *)hw)->CTRLA.reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_CTRLA_ENABLE_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_SWRST | AC_SYNCBUSY_ENABLE);
((Ac *)hw)->CTRLA.reg &= ~AC_CTRLA_ENABLE;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_CTRLA_ENABLE_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_SWRST | AC_SYNCBUSY_ENABLE);
((Ac *)hw)->CTRLA.reg ^= AC_CTRLA_ENABLE;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_CTRLA_reg(const void *const hw, hri_ac_ctrla_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->CTRLA.reg |= mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_ctrla_reg_t hri_ac_get_CTRLA_reg(const void *const hw, hri_ac_ctrla_reg_t mask)
{
uint8_t tmp;
tmp = ((Ac *)hw)->CTRLA.reg;
tmp &= mask;
return tmp;
}
static inline void hri_ac_write_CTRLA_reg(const void *const hw, hri_ac_ctrla_reg_t data)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->CTRLA.reg = data;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_CTRLA_reg(const void *const hw, hri_ac_ctrla_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->CTRLA.reg &= ~mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_CTRLA_reg(const void *const hw, hri_ac_ctrla_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->CTRLA.reg ^= mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_ctrla_reg_t hri_ac_read_CTRLA_reg(const void *const hw)
{
return ((Ac *)hw)->CTRLA.reg;
}
static inline void hri_ac_set_EVCTRL_COMPEO0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg |= AC_EVCTRL_COMPEO0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_EVCTRL_COMPEO0_bit(const void *const hw)
{
uint16_t tmp;
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp = (tmp & AC_EVCTRL_COMPEO0) >> AC_EVCTRL_COMPEO0_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_EVCTRL_COMPEO0_bit(const void *const hw, bool value)
{
uint16_t tmp;
AC_CRITICAL_SECTION_ENTER();
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp &= ~AC_EVCTRL_COMPEO0;
tmp |= value << AC_EVCTRL_COMPEO0_Pos;
((Ac *)hw)->EVCTRL.reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_EVCTRL_COMPEO0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg &= ~AC_EVCTRL_COMPEO0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_EVCTRL_COMPEO0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg ^= AC_EVCTRL_COMPEO0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_EVCTRL_COMPEO1_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg |= AC_EVCTRL_COMPEO1;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_EVCTRL_COMPEO1_bit(const void *const hw)
{
uint16_t tmp;
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp = (tmp & AC_EVCTRL_COMPEO1) >> AC_EVCTRL_COMPEO1_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_EVCTRL_COMPEO1_bit(const void *const hw, bool value)
{
uint16_t tmp;
AC_CRITICAL_SECTION_ENTER();
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp &= ~AC_EVCTRL_COMPEO1;
tmp |= value << AC_EVCTRL_COMPEO1_Pos;
((Ac *)hw)->EVCTRL.reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_EVCTRL_COMPEO1_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg &= ~AC_EVCTRL_COMPEO1;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_EVCTRL_COMPEO1_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg ^= AC_EVCTRL_COMPEO1;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_EVCTRL_WINEO0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg |= AC_EVCTRL_WINEO0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_EVCTRL_WINEO0_bit(const void *const hw)
{
uint16_t tmp;
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp = (tmp & AC_EVCTRL_WINEO0) >> AC_EVCTRL_WINEO0_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_EVCTRL_WINEO0_bit(const void *const hw, bool value)
{
uint16_t tmp;
AC_CRITICAL_SECTION_ENTER();
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp &= ~AC_EVCTRL_WINEO0;
tmp |= value << AC_EVCTRL_WINEO0_Pos;
((Ac *)hw)->EVCTRL.reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_EVCTRL_WINEO0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg &= ~AC_EVCTRL_WINEO0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_EVCTRL_WINEO0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg ^= AC_EVCTRL_WINEO0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_EVCTRL_COMPEI0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg |= AC_EVCTRL_COMPEI0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_EVCTRL_COMPEI0_bit(const void *const hw)
{
uint16_t tmp;
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp = (tmp & AC_EVCTRL_COMPEI0) >> AC_EVCTRL_COMPEI0_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_EVCTRL_COMPEI0_bit(const void *const hw, bool value)
{
uint16_t tmp;
AC_CRITICAL_SECTION_ENTER();
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp &= ~AC_EVCTRL_COMPEI0;
tmp |= value << AC_EVCTRL_COMPEI0_Pos;
((Ac *)hw)->EVCTRL.reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_EVCTRL_COMPEI0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg &= ~AC_EVCTRL_COMPEI0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_EVCTRL_COMPEI0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg ^= AC_EVCTRL_COMPEI0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_EVCTRL_COMPEI1_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg |= AC_EVCTRL_COMPEI1;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_EVCTRL_COMPEI1_bit(const void *const hw)
{
uint16_t tmp;
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp = (tmp & AC_EVCTRL_COMPEI1) >> AC_EVCTRL_COMPEI1_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_EVCTRL_COMPEI1_bit(const void *const hw, bool value)
{
uint16_t tmp;
AC_CRITICAL_SECTION_ENTER();
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp &= ~AC_EVCTRL_COMPEI1;
tmp |= value << AC_EVCTRL_COMPEI1_Pos;
((Ac *)hw)->EVCTRL.reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_EVCTRL_COMPEI1_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg &= ~AC_EVCTRL_COMPEI1;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_EVCTRL_COMPEI1_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg ^= AC_EVCTRL_COMPEI1;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_EVCTRL_INVEI0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg |= AC_EVCTRL_INVEI0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_EVCTRL_INVEI0_bit(const void *const hw)
{
uint16_t tmp;
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp = (tmp & AC_EVCTRL_INVEI0) >> AC_EVCTRL_INVEI0_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_EVCTRL_INVEI0_bit(const void *const hw, bool value)
{
uint16_t tmp;
AC_CRITICAL_SECTION_ENTER();
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp &= ~AC_EVCTRL_INVEI0;
tmp |= value << AC_EVCTRL_INVEI0_Pos;
((Ac *)hw)->EVCTRL.reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_EVCTRL_INVEI0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg &= ~AC_EVCTRL_INVEI0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_EVCTRL_INVEI0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg ^= AC_EVCTRL_INVEI0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_EVCTRL_INVEI1_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg |= AC_EVCTRL_INVEI1;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_EVCTRL_INVEI1_bit(const void *const hw)
{
uint16_t tmp;
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp = (tmp & AC_EVCTRL_INVEI1) >> AC_EVCTRL_INVEI1_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_EVCTRL_INVEI1_bit(const void *const hw, bool value)
{
uint16_t tmp;
AC_CRITICAL_SECTION_ENTER();
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp &= ~AC_EVCTRL_INVEI1;
tmp |= value << AC_EVCTRL_INVEI1_Pos;
((Ac *)hw)->EVCTRL.reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_EVCTRL_INVEI1_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg &= ~AC_EVCTRL_INVEI1;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_EVCTRL_INVEI1_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg ^= AC_EVCTRL_INVEI1;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_EVCTRL_reg(const void *const hw, hri_ac_evctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg |= mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_evctrl_reg_t hri_ac_get_EVCTRL_reg(const void *const hw, hri_ac_evctrl_reg_t mask)
{
uint16_t tmp;
tmp = ((Ac *)hw)->EVCTRL.reg;
tmp &= mask;
return tmp;
}
static inline void hri_ac_write_EVCTRL_reg(const void *const hw, hri_ac_evctrl_reg_t data)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg = data;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_EVCTRL_reg(const void *const hw, hri_ac_evctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg &= ~mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_EVCTRL_reg(const void *const hw, hri_ac_evctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->EVCTRL.reg ^= mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_evctrl_reg_t hri_ac_read_EVCTRL_reg(const void *const hw)
{
return ((Ac *)hw)->EVCTRL.reg;
}
static inline void hri_ac_set_DBGCTRL_DBGRUN_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->DBGCTRL.reg |= AC_DBGCTRL_DBGRUN;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_DBGCTRL_DBGRUN_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Ac *)hw)->DBGCTRL.reg;
tmp = (tmp & AC_DBGCTRL_DBGRUN) >> AC_DBGCTRL_DBGRUN_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_DBGCTRL_DBGRUN_bit(const void *const hw, bool value)
{
uint8_t tmp;
AC_CRITICAL_SECTION_ENTER();
tmp = ((Ac *)hw)->DBGCTRL.reg;
tmp &= ~AC_DBGCTRL_DBGRUN;
tmp |= value << AC_DBGCTRL_DBGRUN_Pos;
((Ac *)hw)->DBGCTRL.reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_DBGCTRL_DBGRUN_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->DBGCTRL.reg &= ~AC_DBGCTRL_DBGRUN;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_DBGCTRL_DBGRUN_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->DBGCTRL.reg ^= AC_DBGCTRL_DBGRUN;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_DBGCTRL_reg(const void *const hw, hri_ac_dbgctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->DBGCTRL.reg |= mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_dbgctrl_reg_t hri_ac_get_DBGCTRL_reg(const void *const hw, hri_ac_dbgctrl_reg_t mask)
{
uint8_t tmp;
tmp = ((Ac *)hw)->DBGCTRL.reg;
tmp &= mask;
return tmp;
}
static inline void hri_ac_write_DBGCTRL_reg(const void *const hw, hri_ac_dbgctrl_reg_t data)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->DBGCTRL.reg = data;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_DBGCTRL_reg(const void *const hw, hri_ac_dbgctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->DBGCTRL.reg &= ~mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_DBGCTRL_reg(const void *const hw, hri_ac_dbgctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->DBGCTRL.reg ^= mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_dbgctrl_reg_t hri_ac_read_DBGCTRL_reg(const void *const hw)
{
return ((Ac *)hw)->DBGCTRL.reg;
}
static inline void hri_ac_set_WINCTRL_WEN0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->WINCTRL.reg |= AC_WINCTRL_WEN0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_WINCTRL_WEN0_bit(const void *const hw)
{
uint8_t tmp;
tmp = ((Ac *)hw)->WINCTRL.reg;
tmp = (tmp & AC_WINCTRL_WEN0) >> AC_WINCTRL_WEN0_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_WINCTRL_WEN0_bit(const void *const hw, bool value)
{
uint8_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
tmp = ((Ac *)hw)->WINCTRL.reg;
tmp &= ~AC_WINCTRL_WEN0;
tmp |= value << AC_WINCTRL_WEN0_Pos;
((Ac *)hw)->WINCTRL.reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_WINCTRL_WEN0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->WINCTRL.reg &= ~AC_WINCTRL_WEN0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_WINCTRL_WEN0_bit(const void *const hw)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->WINCTRL.reg ^= AC_WINCTRL_WEN0;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_WINCTRL_WINTSEL0_bf(const void *const hw, hri_ac_winctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->WINCTRL.reg |= AC_WINCTRL_WINTSEL0(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_winctrl_reg_t hri_ac_get_WINCTRL_WINTSEL0_bf(const void *const hw, hri_ac_winctrl_reg_t mask)
{
uint8_t tmp;
tmp = ((Ac *)hw)->WINCTRL.reg;
tmp = (tmp & AC_WINCTRL_WINTSEL0(mask)) >> AC_WINCTRL_WINTSEL0_Pos;
return tmp;
}
static inline void hri_ac_write_WINCTRL_WINTSEL0_bf(const void *const hw, hri_ac_winctrl_reg_t data)
{
uint8_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
tmp = ((Ac *)hw)->WINCTRL.reg;
tmp &= ~AC_WINCTRL_WINTSEL0_Msk;
tmp |= AC_WINCTRL_WINTSEL0(data);
((Ac *)hw)->WINCTRL.reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_WINCTRL_WINTSEL0_bf(const void *const hw, hri_ac_winctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->WINCTRL.reg &= ~AC_WINCTRL_WINTSEL0(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_WINCTRL_WINTSEL0_bf(const void *const hw, hri_ac_winctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->WINCTRL.reg ^= AC_WINCTRL_WINTSEL0(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_winctrl_reg_t hri_ac_read_WINCTRL_WINTSEL0_bf(const void *const hw)
{
uint8_t tmp;
tmp = ((Ac *)hw)->WINCTRL.reg;
tmp = (tmp & AC_WINCTRL_WINTSEL0_Msk) >> AC_WINCTRL_WINTSEL0_Pos;
return tmp;
}
static inline void hri_ac_set_WINCTRL_reg(const void *const hw, hri_ac_winctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->WINCTRL.reg |= mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_winctrl_reg_t hri_ac_get_WINCTRL_reg(const void *const hw, hri_ac_winctrl_reg_t mask)
{
uint8_t tmp;
tmp = ((Ac *)hw)->WINCTRL.reg;
tmp &= mask;
return tmp;
}
static inline void hri_ac_write_WINCTRL_reg(const void *const hw, hri_ac_winctrl_reg_t data)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->WINCTRL.reg = data;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_WINCTRL_reg(const void *const hw, hri_ac_winctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->WINCTRL.reg &= ~mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_WINCTRL_reg(const void *const hw, hri_ac_winctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->WINCTRL.reg ^= mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_winctrl_reg_t hri_ac_read_WINCTRL_reg(const void *const hw)
{
return ((Ac *)hw)->WINCTRL.reg;
}
static inline void hri_ac_set_SCALER_VALUE_bf(const void *const hw, uint8_t index, hri_ac_scaler_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->SCALER[index].reg |= AC_SCALER_VALUE(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_scaler_reg_t hri_ac_get_SCALER_VALUE_bf(const void *const hw, uint8_t index,
hri_ac_scaler_reg_t mask)
{
uint8_t tmp;
tmp = ((Ac *)hw)->SCALER[index].reg;
tmp = (tmp & AC_SCALER_VALUE(mask)) >> AC_SCALER_VALUE_Pos;
return tmp;
}
static inline void hri_ac_write_SCALER_VALUE_bf(const void *const hw, uint8_t index, hri_ac_scaler_reg_t data)
{
uint8_t tmp;
AC_CRITICAL_SECTION_ENTER();
tmp = ((Ac *)hw)->SCALER[index].reg;
tmp &= ~AC_SCALER_VALUE_Msk;
tmp |= AC_SCALER_VALUE(data);
((Ac *)hw)->SCALER[index].reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_SCALER_VALUE_bf(const void *const hw, uint8_t index, hri_ac_scaler_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->SCALER[index].reg &= ~AC_SCALER_VALUE(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_SCALER_VALUE_bf(const void *const hw, uint8_t index, hri_ac_scaler_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->SCALER[index].reg ^= AC_SCALER_VALUE(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_scaler_reg_t hri_ac_read_SCALER_VALUE_bf(const void *const hw, uint8_t index)
{
uint8_t tmp;
tmp = ((Ac *)hw)->SCALER[index].reg;
tmp = (tmp & AC_SCALER_VALUE_Msk) >> AC_SCALER_VALUE_Pos;
return tmp;
}
static inline void hri_ac_set_SCALER_reg(const void *const hw, uint8_t index, hri_ac_scaler_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->SCALER[index].reg |= mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_scaler_reg_t hri_ac_get_SCALER_reg(const void *const hw, uint8_t index, hri_ac_scaler_reg_t mask)
{
uint8_t tmp;
tmp = ((Ac *)hw)->SCALER[index].reg;
tmp &= mask;
return tmp;
}
static inline void hri_ac_write_SCALER_reg(const void *const hw, uint8_t index, hri_ac_scaler_reg_t data)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->SCALER[index].reg = data;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_SCALER_reg(const void *const hw, uint8_t index, hri_ac_scaler_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->SCALER[index].reg &= ~mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_SCALER_reg(const void *const hw, uint8_t index, hri_ac_scaler_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->SCALER[index].reg ^= mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_scaler_reg_t hri_ac_read_SCALER_reg(const void *const hw, uint8_t index)
{
return ((Ac *)hw)->SCALER[index].reg;
}
static inline void hri_ac_set_COMPCTRL_ENABLE_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_ENABLE);
((Ac *)hw)->COMPCTRL[index].reg |= AC_COMPCTRL_ENABLE;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_COMPCTRL_ENABLE_bit(const void *const hw, uint8_t index)
{
uint32_t tmp;
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_ENABLE);
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_ENABLE) >> AC_COMPCTRL_ENABLE_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_COMPCTRL_ENABLE_bit(const void *const hw, uint8_t index, bool value)
{
uint32_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_ENABLE);
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp &= ~AC_COMPCTRL_ENABLE;
tmp |= value << AC_COMPCTRL_ENABLE_Pos;
((Ac *)hw)->COMPCTRL[index].reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_COMPCTRL_ENABLE_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_ENABLE);
((Ac *)hw)->COMPCTRL[index].reg &= ~AC_COMPCTRL_ENABLE;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_COMPCTRL_ENABLE_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_ENABLE);
((Ac *)hw)->COMPCTRL[index].reg ^= AC_COMPCTRL_ENABLE;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_COMPCTRL_SINGLE_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg |= AC_COMPCTRL_SINGLE;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_COMPCTRL_SINGLE_bit(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_SINGLE) >> AC_COMPCTRL_SINGLE_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_COMPCTRL_SINGLE_bit(const void *const hw, uint8_t index, bool value)
{
uint32_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp &= ~AC_COMPCTRL_SINGLE;
tmp |= value << AC_COMPCTRL_SINGLE_Pos;
((Ac *)hw)->COMPCTRL[index].reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_COMPCTRL_SINGLE_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg &= ~AC_COMPCTRL_SINGLE;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_COMPCTRL_SINGLE_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg ^= AC_COMPCTRL_SINGLE;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_COMPCTRL_RUNSTDBY_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg |= AC_COMPCTRL_RUNSTDBY;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_COMPCTRL_RUNSTDBY_bit(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_RUNSTDBY) >> AC_COMPCTRL_RUNSTDBY_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_COMPCTRL_RUNSTDBY_bit(const void *const hw, uint8_t index, bool value)
{
uint32_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp &= ~AC_COMPCTRL_RUNSTDBY;
tmp |= value << AC_COMPCTRL_RUNSTDBY_Pos;
((Ac *)hw)->COMPCTRL[index].reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_COMPCTRL_RUNSTDBY_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg &= ~AC_COMPCTRL_RUNSTDBY;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_COMPCTRL_RUNSTDBY_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg ^= AC_COMPCTRL_RUNSTDBY;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_COMPCTRL_SWAP_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg |= AC_COMPCTRL_SWAP;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_COMPCTRL_SWAP_bit(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_SWAP) >> AC_COMPCTRL_SWAP_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_COMPCTRL_SWAP_bit(const void *const hw, uint8_t index, bool value)
{
uint32_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp &= ~AC_COMPCTRL_SWAP;
tmp |= value << AC_COMPCTRL_SWAP_Pos;
((Ac *)hw)->COMPCTRL[index].reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_COMPCTRL_SWAP_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg &= ~AC_COMPCTRL_SWAP;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_COMPCTRL_SWAP_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg ^= AC_COMPCTRL_SWAP;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_COMPCTRL_HYSTEN_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg |= AC_COMPCTRL_HYSTEN;
AC_CRITICAL_SECTION_LEAVE();
}
static inline bool hri_ac_get_COMPCTRL_HYSTEN_bit(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_HYSTEN) >> AC_COMPCTRL_HYSTEN_Pos;
return (bool)tmp;
}
static inline void hri_ac_write_COMPCTRL_HYSTEN_bit(const void *const hw, uint8_t index, bool value)
{
uint32_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp &= ~AC_COMPCTRL_HYSTEN;
tmp |= value << AC_COMPCTRL_HYSTEN_Pos;
((Ac *)hw)->COMPCTRL[index].reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_COMPCTRL_HYSTEN_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg &= ~AC_COMPCTRL_HYSTEN;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_COMPCTRL_HYSTEN_bit(const void *const hw, uint8_t index)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg ^= AC_COMPCTRL_HYSTEN;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_set_COMPCTRL_INTSEL_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg |= AC_COMPCTRL_INTSEL(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_get_COMPCTRL_INTSEL_bf(const void *const hw, uint8_t index,
hri_ac_compctrl_reg_t mask)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_INTSEL(mask)) >> AC_COMPCTRL_INTSEL_Pos;
return tmp;
}
static inline void hri_ac_write_COMPCTRL_INTSEL_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t data)
{
uint32_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp &= ~AC_COMPCTRL_INTSEL_Msk;
tmp |= AC_COMPCTRL_INTSEL(data);
((Ac *)hw)->COMPCTRL[index].reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_COMPCTRL_INTSEL_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg &= ~AC_COMPCTRL_INTSEL(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_COMPCTRL_INTSEL_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg ^= AC_COMPCTRL_INTSEL(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_read_COMPCTRL_INTSEL_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_INTSEL_Msk) >> AC_COMPCTRL_INTSEL_Pos;
return tmp;
}
static inline void hri_ac_set_COMPCTRL_MUXNEG_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg |= AC_COMPCTRL_MUXNEG(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_get_COMPCTRL_MUXNEG_bf(const void *const hw, uint8_t index,
hri_ac_compctrl_reg_t mask)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_MUXNEG(mask)) >> AC_COMPCTRL_MUXNEG_Pos;
return tmp;
}
static inline void hri_ac_write_COMPCTRL_MUXNEG_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t data)
{
uint32_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp &= ~AC_COMPCTRL_MUXNEG_Msk;
tmp |= AC_COMPCTRL_MUXNEG(data);
((Ac *)hw)->COMPCTRL[index].reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_COMPCTRL_MUXNEG_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg &= ~AC_COMPCTRL_MUXNEG(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_COMPCTRL_MUXNEG_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg ^= AC_COMPCTRL_MUXNEG(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_read_COMPCTRL_MUXNEG_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_MUXNEG_Msk) >> AC_COMPCTRL_MUXNEG_Pos;
return tmp;
}
static inline void hri_ac_set_COMPCTRL_MUXPOS_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg |= AC_COMPCTRL_MUXPOS(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_get_COMPCTRL_MUXPOS_bf(const void *const hw, uint8_t index,
hri_ac_compctrl_reg_t mask)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_MUXPOS(mask)) >> AC_COMPCTRL_MUXPOS_Pos;
return tmp;
}
static inline void hri_ac_write_COMPCTRL_MUXPOS_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t data)
{
uint32_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp &= ~AC_COMPCTRL_MUXPOS_Msk;
tmp |= AC_COMPCTRL_MUXPOS(data);
((Ac *)hw)->COMPCTRL[index].reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_COMPCTRL_MUXPOS_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg &= ~AC_COMPCTRL_MUXPOS(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_COMPCTRL_MUXPOS_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg ^= AC_COMPCTRL_MUXPOS(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_read_COMPCTRL_MUXPOS_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_MUXPOS_Msk) >> AC_COMPCTRL_MUXPOS_Pos;
return tmp;
}
static inline void hri_ac_set_COMPCTRL_SPEED_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg |= AC_COMPCTRL_SPEED(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_get_COMPCTRL_SPEED_bf(const void *const hw, uint8_t index,
hri_ac_compctrl_reg_t mask)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_SPEED(mask)) >> AC_COMPCTRL_SPEED_Pos;
return tmp;
}
static inline void hri_ac_write_COMPCTRL_SPEED_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t data)
{
uint32_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp &= ~AC_COMPCTRL_SPEED_Msk;
tmp |= AC_COMPCTRL_SPEED(data);
((Ac *)hw)->COMPCTRL[index].reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_COMPCTRL_SPEED_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg &= ~AC_COMPCTRL_SPEED(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_COMPCTRL_SPEED_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg ^= AC_COMPCTRL_SPEED(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_read_COMPCTRL_SPEED_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_SPEED_Msk) >> AC_COMPCTRL_SPEED_Pos;
return tmp;
}
static inline void hri_ac_set_COMPCTRL_HYST_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg |= AC_COMPCTRL_HYST(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_get_COMPCTRL_HYST_bf(const void *const hw, uint8_t index,
hri_ac_compctrl_reg_t mask)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_HYST(mask)) >> AC_COMPCTRL_HYST_Pos;
return tmp;
}
static inline void hri_ac_write_COMPCTRL_HYST_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t data)
{
uint32_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp &= ~AC_COMPCTRL_HYST_Msk;
tmp |= AC_COMPCTRL_HYST(data);
((Ac *)hw)->COMPCTRL[index].reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_COMPCTRL_HYST_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg &= ~AC_COMPCTRL_HYST(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_COMPCTRL_HYST_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg ^= AC_COMPCTRL_HYST(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_read_COMPCTRL_HYST_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_HYST_Msk) >> AC_COMPCTRL_HYST_Pos;
return tmp;
}
static inline void hri_ac_set_COMPCTRL_FLEN_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg |= AC_COMPCTRL_FLEN(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_get_COMPCTRL_FLEN_bf(const void *const hw, uint8_t index,
hri_ac_compctrl_reg_t mask)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_FLEN(mask)) >> AC_COMPCTRL_FLEN_Pos;
return tmp;
}
static inline void hri_ac_write_COMPCTRL_FLEN_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t data)
{
uint32_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp &= ~AC_COMPCTRL_FLEN_Msk;
tmp |= AC_COMPCTRL_FLEN(data);
((Ac *)hw)->COMPCTRL[index].reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_COMPCTRL_FLEN_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg &= ~AC_COMPCTRL_FLEN(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_COMPCTRL_FLEN_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg ^= AC_COMPCTRL_FLEN(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_read_COMPCTRL_FLEN_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_FLEN_Msk) >> AC_COMPCTRL_FLEN_Pos;
return tmp;
}
static inline void hri_ac_set_COMPCTRL_OUT_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg |= AC_COMPCTRL_OUT(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_get_COMPCTRL_OUT_bf(const void *const hw, uint8_t index,
hri_ac_compctrl_reg_t mask)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_OUT(mask)) >> AC_COMPCTRL_OUT_Pos;
return tmp;
}
static inline void hri_ac_write_COMPCTRL_OUT_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t data)
{
uint32_t tmp;
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp &= ~AC_COMPCTRL_OUT_Msk;
tmp |= AC_COMPCTRL_OUT(data);
((Ac *)hw)->COMPCTRL[index].reg = tmp;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_COMPCTRL_OUT_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg &= ~AC_COMPCTRL_OUT(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_COMPCTRL_OUT_bf(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
hri_ac_wait_for_sync(hw, AC_SYNCBUSY_MASK);
((Ac *)hw)->COMPCTRL[index].reg ^= AC_COMPCTRL_OUT(mask);
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_read_COMPCTRL_OUT_bf(const void *const hw, uint8_t index)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp = (tmp & AC_COMPCTRL_OUT_Msk) >> AC_COMPCTRL_OUT_Pos;
return tmp;
}
static inline void hri_ac_set_COMPCTRL_reg(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->COMPCTRL[index].reg |= mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_get_COMPCTRL_reg(const void *const hw, uint8_t index,
hri_ac_compctrl_reg_t mask)
{
uint32_t tmp;
tmp = ((Ac *)hw)->COMPCTRL[index].reg;
tmp &= mask;
return tmp;
}
static inline void hri_ac_write_COMPCTRL_reg(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t data)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->COMPCTRL[index].reg = data;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_clear_COMPCTRL_reg(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->COMPCTRL[index].reg &= ~mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline void hri_ac_toggle_COMPCTRL_reg(const void *const hw, uint8_t index, hri_ac_compctrl_reg_t mask)
{
AC_CRITICAL_SECTION_ENTER();
((Ac *)hw)->COMPCTRL[index].reg ^= mask;
AC_CRITICAL_SECTION_LEAVE();
}
static inline hri_ac_compctrl_reg_t hri_ac_read_COMPCTRL_reg(const void *const hw, uint8_t index)
{
return ((Ac *)hw)->COMPCTRL[index].reg;
}
static inline bool hri_ac_get_STATUSA_STATE0_bit(const void *const hw)
{
return (((Ac *)hw)->STATUSA.reg & AC_STATUSA_STATE0) >> AC_STATUSA_STATE0_Pos;
}
static inline bool hri_ac_get_STATUSA_STATE1_bit(const void *const hw)
{
return (((Ac *)hw)->STATUSA.reg & AC_STATUSA_STATE1) >> AC_STATUSA_STATE1_Pos;
}
static inline hri_ac_statusa_reg_t hri_ac_get_STATUSA_WSTATE0_bf(const void *const hw, hri_ac_statusa_reg_t mask)
{
return (((Ac *)hw)->STATUSA.reg & AC_STATUSA_WSTATE0(mask)) >> AC_STATUSA_WSTATE0_Pos;
}
static inline hri_ac_statusa_reg_t hri_ac_read_STATUSA_WSTATE0_bf(const void *const hw)
{
return (((Ac *)hw)->STATUSA.reg & AC_STATUSA_WSTATE0_Msk) >> AC_STATUSA_WSTATE0_Pos;
}
static inline hri_ac_statusa_reg_t hri_ac_get_STATUSA_reg(const void *const hw, hri_ac_statusa_reg_t mask)
{
uint8_t tmp;
tmp = ((Ac *)hw)->STATUSA.reg;
tmp &= mask;
return tmp;
}
static inline hri_ac_statusa_reg_t hri_ac_read_STATUSA_reg(const void *const hw)
{
return ((Ac *)hw)->STATUSA.reg;
}
static inline bool hri_ac_get_STATUSB_READY0_bit(const void *const hw)
{
return (((Ac *)hw)->STATUSB.reg & AC_STATUSB_READY0) >> AC_STATUSB_READY0_Pos;
}
static inline bool hri_ac_get_STATUSB_READY1_bit(const void *const hw)
{
return (((Ac *)hw)->STATUSB.reg & AC_STATUSB_READY1) >> AC_STATUSB_READY1_Pos;
}
static inline hri_ac_statusb_reg_t hri_ac_get_STATUSB_reg(const void *const hw, hri_ac_statusb_reg_t mask)
{
uint8_t tmp;
tmp = ((Ac *)hw)->STATUSB.reg;
tmp &= mask;
return tmp;
}
static inline hri_ac_statusb_reg_t hri_ac_read_STATUSB_reg(const void *const hw)
{
return ((Ac *)hw)->STATUSB.reg;
}
static inline bool hri_ac_get_SYNCBUSY_SWRST_bit(const void *const hw)
{
return (((Ac *)hw)->SYNCBUSY.reg & AC_SYNCBUSY_SWRST) >> AC_SYNCBUSY_SWRST_Pos;
}
static inline bool hri_ac_get_SYNCBUSY_ENABLE_bit(const void *const hw)
{
return (((Ac *)hw)->SYNCBUSY.reg & AC_SYNCBUSY_ENABLE) >> AC_SYNCBUSY_ENABLE_Pos;
}
static inline bool hri_ac_get_SYNCBUSY_WINCTRL_bit(const void *const hw)
{
return (((Ac *)hw)->SYNCBUSY.reg & AC_SYNCBUSY_WINCTRL) >> AC_SYNCBUSY_WINCTRL_Pos;
}
static inline bool hri_ac_get_SYNCBUSY_COMPCTRL0_bit(const void *const hw)
{
return (((Ac *)hw)->SYNCBUSY.reg & AC_SYNCBUSY_COMPCTRL0) >> AC_SYNCBUSY_COMPCTRL0_Pos;
}
static inline bool hri_ac_get_SYNCBUSY_COMPCTRL1_bit(const void *const hw)
{
return (((Ac *)hw)->SYNCBUSY.reg & AC_SYNCBUSY_COMPCTRL1) >> AC_SYNCBUSY_COMPCTRL1_Pos;
}
static inline hri_ac_syncbusy_reg_t hri_ac_get_SYNCBUSY_reg(const void *const hw, hri_ac_syncbusy_reg_t mask)
{
uint32_t tmp;
tmp = ((Ac *)hw)->SYNCBUSY.reg;
tmp &= mask;
return tmp;
}
static inline hri_ac_syncbusy_reg_t hri_ac_read_SYNCBUSY_reg(const void *const hw)
{
return ((Ac *)hw)->SYNCBUSY.reg;
}
#ifdef __cplusplus
}
#endif
#endif /* _HRI_AC_L21_H_INCLUDED */
#endif /* _SAML21_AC_COMPONENT_ */

Опубликовать ( 0 )

Вы можете оставить комментарий после Вход в систему

1
https://gitlife.ru/oschina-mirror/lupyuen-LoRaMac-node-nuttx.git
git@gitlife.ru:oschina-mirror/lupyuen-LoRaMac-node-nuttx.git
oschina-mirror
lupyuen-LoRaMac-node-nuttx
lupyuen-LoRaMac-node-nuttx
v4.5.0